Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_fifo_sync_cnt
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00

Source File(s) :
/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_sm1_28.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_28.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_29.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_29.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_31.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_31.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_33.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_33.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_34.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_34.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_43.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_43.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_44.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_44.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_45.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_45.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_46.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_46.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_47.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_47.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_48.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_48.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_49.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_49.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_50.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_50.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_51.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_51.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_52.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_52.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_53.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_53.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_54.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_54.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_55.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_55.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_56.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_sm1_56.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_s1n_57.fifo_h.reqfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50
tb.dut.u_s1n_57.fifo_h.rspfifo.gen_normal_fifo.u_fifo_cnt 90.97 94.44 87.50



Module Instance : tb.dut.u_sm1_28.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.82 100.00 85.29 90.00 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_28.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_29.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_29.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_31.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_31.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_33.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_33.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_34.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_34.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_43.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_43.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_44.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_44.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_45.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_45.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_46.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_46.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_47.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_47.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_48.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_48.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_49.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_49.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_50.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_50.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_51.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_51.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_52.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_52.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_53.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_53.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_54.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_54.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_55.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_55.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_56.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sm1_56.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_s1n_57.fifo_h.reqfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.11 100.00 76.92 87.50 100.00 reqfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_s1n_57.fifo_h.rspfifo.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 94.44 87.50


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.07 100.00 80.77 87.50 100.00 rspfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_fifo_sync_cnt
Line No.TotalCoveredPercent
TOTAL1818100.00
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Module : prim_fifo_sync_cnt
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 76 4 4 100.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_28.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_28.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_28.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_28.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_29.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_29.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_29.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_29.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_31.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_31.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_31.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_31.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_33.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_33.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_33.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_33.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_45.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_45.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_45.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_45.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_46.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_46.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_46.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_46.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_47.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_47.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_47.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_47.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_48.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_48.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_48.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_48.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_49.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_49.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_49.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_49.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_50.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_50.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_50.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_50.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_51.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_51.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_51.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_51.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_52.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_52.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_52.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_52.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_53.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_53.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_53.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_53.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_54.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_54.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_54.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_54.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_55.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_55.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_55.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_55.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_56.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_56.u_devicefifo.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_sm1_56.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_sm1_56.u_devicefifo.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_s1n_57.fifo_h.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS767685.71
ALWAYS8877100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 0 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_s1n_57.fifo_h.reqfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 3 75.00
IF 88 4 4 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.u_s1n_57.fifo_h.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL181794.44
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7677100.00
ALWAYS887685.71
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
76 1 1
77 1 1
78 1 1
79 unreachable
80 1 1
81 1 1
82 1 1
83 1 1
MISSING_ELSE
88 1 1
89 1 1
90 1 1
91 unreachable
92 1 1
93 1 1
94 1 1
95 0 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_s1n_57.fifo_h.rspfifo.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 8 7 87.50
IF 76 4 4 100.00
IF 88 4 3 75.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 76 if ((!rst_ni)) -2-: 78 if (clr_i) -3-: 80 if (wptr_wrap) -4-: 82 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Covered T1,T35,T36
0 0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 88 if ((!rst_ni)) -2-: 90 if (clr_i) -3-: 92 if (rptr_wrap) -4-: 94 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T1,T2,T3
0 1 - - Unreachable
0 0 1 - Covered T1,T2,T3
0 0 0 1 Not Covered
0 0 0 0 Covered T1,T2,T3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%