Line Coverage for Instance : tb.dut.u_sm1_42.gen_host_fifo[1].u_hostfifo.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_42.gen_host_fifo[1].u_hostfifo.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
824777 |
0 |
0 |
T1 |
4226 |
4 |
0 |
0 |
T2 |
1009 |
1 |
0 |
0 |
T3 |
499471 |
22 |
0 |
0 |
T7 |
413184 |
5 |
0 |
0 |
T8 |
20360 |
105 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
1305 |
0 |
0 |
T11 |
538030 |
549 |
0 |
0 |
T12 |
163674 |
3850 |
0 |
0 |
T13 |
412892 |
372 |
0 |
0 |
T14 |
0 |
7298 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_42.gen_host_fifo[1].u_hostfifo.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_42.gen_host_fifo[1].u_hostfifo.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
736756 |
0 |
0 |
T1 |
4226 |
4 |
0 |
0 |
T2 |
1009 |
1 |
0 |
0 |
T3 |
499471 |
22 |
0 |
0 |
T7 |
413184 |
5 |
0 |
0 |
T8 |
20360 |
87 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
244 |
0 |
0 |
T11 |
538030 |
750 |
0 |
0 |
T12 |
163674 |
52 |
0 |
0 |
T13 |
412892 |
277 |
0 |
0 |
T14 |
0 |
220 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.reqfifo
| Total | Covered | Percent |
Conditions | 16 | 13 | 81.25 |
Logical | 16 | 13 | 81.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (108'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Excluded |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3214351 |
0 |
0 |
T1 |
4226 |
75 |
0 |
0 |
T2 |
1009 |
5 |
0 |
0 |
T3 |
499471 |
351 |
0 |
0 |
T7 |
413184 |
3904 |
0 |
0 |
T8 |
20360 |
735 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
663 |
0 |
0 |
T11 |
538030 |
16132 |
0 |
0 |
T12 |
163674 |
37818 |
0 |
0 |
T13 |
412892 |
3632 |
0 |
0 |
T14 |
0 |
447 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3214351 |
0 |
0 |
T1 |
4226 |
75 |
0 |
0 |
T2 |
1009 |
5 |
0 |
0 |
T3 |
499471 |
351 |
0 |
0 |
T7 |
413184 |
3904 |
0 |
0 |
T8 |
20360 |
735 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
663 |
0 |
0 |
T11 |
538030 |
16132 |
0 |
0 |
T12 |
163674 |
37818 |
0 |
0 |
T13 |
412892 |
3632 |
0 |
0 |
T14 |
0 |
447 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.rspfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T7,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (65'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Excluded |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sm1_43.u_devicefifo.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3855502 |
0 |
0 |
T1 |
4226 |
56 |
0 |
0 |
T2 |
1009 |
5 |
0 |
0 |
T3 |
499471 |
84 |
0 |
0 |
T7 |
413184 |
367 |
0 |
0 |
T8 |
20360 |
735 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
663 |
0 |
0 |
T11 |
538030 |
9315 |
0 |
0 |
T12 |
163674 |
21348 |
0 |
0 |
T13 |
412892 |
2107 |
0 |
0 |
T14 |
0 |
447 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3855502 |
0 |
0 |
T1 |
4226 |
56 |
0 |
0 |
T2 |
1009 |
5 |
0 |
0 |
T3 |
499471 |
84 |
0 |
0 |
T7 |
413184 |
367 |
0 |
0 |
T8 |
20360 |
735 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
663 |
0 |
0 |
T11 |
538030 |
9315 |
0 |
0 |
T12 |
163674 |
21348 |
0 |
0 |
T13 |
412892 |
2107 |
0 |
0 |
T14 |
0 |
447 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_43.gen_host_fifo[0].u_hostfifo.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_43.gen_host_fifo[0].u_hostfifo.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
277986 |
0 |
0 |
T1 |
4226 |
9 |
0 |
0 |
T2 |
1009 |
3 |
0 |
0 |
T3 |
499471 |
46 |
0 |
0 |
T7 |
413184 |
2 |
0 |
0 |
T8 |
20360 |
412 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
522 |
0 |
0 |
T11 |
538030 |
737 |
0 |
0 |
T12 |
163674 |
294 |
0 |
0 |
T13 |
412892 |
260 |
0 |
0 |
T14 |
0 |
893 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_43.gen_host_fifo[0].u_hostfifo.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_43.gen_host_fifo[0].u_hostfifo.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3221845 |
0 |
0 |
T1 |
4226 |
51 |
0 |
0 |
T2 |
1009 |
3 |
0 |
0 |
T3 |
499471 |
41 |
0 |
0 |
T7 |
413184 |
250 |
0 |
0 |
T8 |
20360 |
370 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
330 |
0 |
0 |
T11 |
538030 |
8791 |
0 |
0 |
T12 |
163674 |
21291 |
0 |
0 |
T13 |
412892 |
1805 |
0 |
0 |
T14 |
0 |
230 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_43.gen_host_fifo[1].u_hostfifo.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_43.gen_host_fifo[1].u_hostfifo.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
360681 |
0 |
0 |
T1 |
4226 |
4 |
0 |
0 |
T2 |
1009 |
2 |
0 |
0 |
T3 |
499471 |
58 |
0 |
0 |
T7 |
413184 |
7 |
0 |
0 |
T8 |
20360 |
399 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
434 |
0 |
0 |
T11 |
538030 |
560 |
0 |
0 |
T12 |
163674 |
1849 |
0 |
0 |
T13 |
412892 |
311 |
0 |
0 |
T14 |
0 |
650 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_43.gen_host_fifo[1].u_hostfifo.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_43.gen_host_fifo[1].u_hostfifo.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
633657 |
0 |
0 |
T1 |
4226 |
5 |
0 |
0 |
T2 |
1009 |
2 |
0 |
0 |
T3 |
499471 |
43 |
0 |
0 |
T7 |
413184 |
117 |
0 |
0 |
T8 |
20360 |
365 |
0 |
0 |
T9 |
266150 |
0 |
0 |
0 |
T10 |
34477 |
333 |
0 |
0 |
T11 |
538030 |
524 |
0 |
0 |
T12 |
163674 |
57 |
0 |
0 |
T13 |
412892 |
302 |
0 |
0 |
T14 |
0 |
217 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.reqfifo
| Total | Covered | Percent |
Conditions | 16 | 13 | 81.25 |
Logical | 16 | 13 | 81.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (108'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Excluded |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3257554 |
0 |
0 |
T1 |
4226 |
49 |
0 |
0 |
T2 |
1009 |
5 |
0 |
0 |
T3 |
499471 |
262 |
0 |
0 |
T7 |
413184 |
4228 |
0 |
0 |
T8 |
20360 |
192 |
0 |
0 |
T9 |
266150 |
2442 |
0 |
0 |
T10 |
34477 |
106 |
0 |
0 |
T11 |
538030 |
11179 |
0 |
0 |
T12 |
163674 |
34878 |
0 |
0 |
T13 |
412892 |
3582 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3257554 |
0 |
0 |
T1 |
4226 |
49 |
0 |
0 |
T2 |
1009 |
5 |
0 |
0 |
T3 |
499471 |
262 |
0 |
0 |
T7 |
413184 |
4228 |
0 |
0 |
T8 |
20360 |
192 |
0 |
0 |
T9 |
266150 |
2442 |
0 |
0 |
T10 |
34477 |
106 |
0 |
0 |
T11 |
538030 |
11179 |
0 |
0 |
T12 |
163674 |
34878 |
0 |
0 |
T13 |
412892 |
3582 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.rspfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (65'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
1 |
1 |
100.00 |
WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Excluded |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sm1_44.u_devicefifo.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3923506 |
0 |
0 |
T1 |
4226 |
34 |
0 |
0 |
T2 |
1009 |
5 |
0 |
0 |
T3 |
499471 |
469 |
0 |
0 |
T7 |
413184 |
252 |
0 |
0 |
T8 |
20360 |
192 |
0 |
0 |
T9 |
266150 |
100054 |
0 |
0 |
T10 |
34477 |
106 |
0 |
0 |
T11 |
538030 |
4342 |
0 |
0 |
T12 |
163674 |
16509 |
0 |
0 |
T13 |
412892 |
2359 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3923506 |
0 |
0 |
T1 |
4226 |
34 |
0 |
0 |
T2 |
1009 |
5 |
0 |
0 |
T3 |
499471 |
469 |
0 |
0 |
T7 |
413184 |
252 |
0 |
0 |
T8 |
20360 |
192 |
0 |
0 |
T9 |
266150 |
100054 |
0 |
0 |
T10 |
34477 |
106 |
0 |
0 |
T11 |
538030 |
4342 |
0 |
0 |
T12 |
163674 |
16509 |
0 |
0 |
T13 |
412892 |
2359 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_44.gen_host_fifo[0].u_hostfifo.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_44.gen_host_fifo[0].u_hostfifo.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
290927 |
0 |
0 |
T1 |
4226 |
3 |
0 |
0 |
T2 |
1009 |
2 |
0 |
0 |
T3 |
499471 |
34 |
0 |
0 |
T7 |
413184 |
57 |
0 |
0 |
T8 |
20360 |
104 |
0 |
0 |
T9 |
266150 |
775 |
0 |
0 |
T10 |
34477 |
41 |
0 |
0 |
T11 |
538030 |
15 |
0 |
0 |
T12 |
163674 |
913 |
0 |
0 |
T13 |
412892 |
262 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_44.gen_host_fifo[0].u_hostfifo.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_44.gen_host_fifo[0].u_hostfifo.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
3256418 |
0 |
0 |
T1 |
4226 |
25 |
0 |
0 |
T2 |
1009 |
2 |
0 |
0 |
T3 |
499471 |
435 |
0 |
0 |
T7 |
413184 |
244 |
0 |
0 |
T8 |
20360 |
102 |
0 |
0 |
T9 |
266150 |
90572 |
0 |
0 |
T10 |
34477 |
41 |
0 |
0 |
T11 |
538030 |
4078 |
0 |
0 |
T12 |
163674 |
16334 |
0 |
0 |
T13 |
412892 |
2028 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_44.gen_host_fifo[1].u_hostfifo.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_44.gen_host_fifo[1].u_hostfifo.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
359076 |
0 |
0 |
T1 |
4226 |
3 |
0 |
0 |
T2 |
1009 |
3 |
0 |
0 |
T3 |
499471 |
35 |
0 |
0 |
T7 |
413184 |
69 |
0 |
0 |
T8 |
20360 |
90 |
0 |
0 |
T9 |
266150 |
897 |
0 |
0 |
T10 |
34477 |
65 |
0 |
0 |
T11 |
538030 |
19 |
0 |
0 |
T12 |
163674 |
1428 |
0 |
0 |
T13 |
412892 |
290 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sm1_44.gen_host_fifo[1].u_hostfifo.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_sm1_44.gen_host_fifo[1].u_hostfifo.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
667088 |
0 |
0 |
T1 |
4226 |
9 |
0 |
0 |
T2 |
1009 |
3 |
0 |
0 |
T3 |
499471 |
34 |
0 |
0 |
T7 |
413184 |
8 |
0 |
0 |
T8 |
20360 |
90 |
0 |
0 |
T9 |
266150 |
9482 |
0 |
0 |
T10 |
34477 |
65 |
0 |
0 |
T11 |
538030 |
264 |
0 |
0 |
T12 |
163674 |
175 |
0 |
0 |
T13 |
412892 |
331 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403733496 |
403619028 |
0 |
0 |
T1 |
4226 |
4176 |
0 |
0 |
T2 |
1009 |
944 |
0 |
0 |
T3 |
499471 |
499454 |
0 |
0 |
T7 |
413184 |
413136 |
0 |
0 |
T8 |
20360 |
19671 |
0 |
0 |
T9 |
266150 |
266147 |
0 |
0 |
T10 |
34477 |
34414 |
0 |
0 |
T11 |
538030 |
537973 |
0 |
0 |
T12 |
163674 |
163670 |
0 |
0 |
T13 |
412892 |
412780 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |