dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_s1n_32.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[3].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[3].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[3].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[3].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[4].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[4].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[4].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[4].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[5].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[5].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_s1n_32.gen_dfifo[5].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[5].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_s1n_32.fifo_h.reqfifo
tb.dut.u_s1n_32.fifo_h.rspfifo
tb.dut.u_s1n_32.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_s1n_32.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_s1n_32.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_s1n_32.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_s1n_32.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_s1n_32.gen_dfifo[2].fifo_d.rspfifo
tb.dut.u_s1n_32.gen_dfifo[3].fifo_d.reqfifo
tb.dut.u_s1n_32.gen_dfifo[3].fifo_d.rspfifo
tb.dut.u_s1n_32.gen_dfifo[4].fifo_d.reqfifo
tb.dut.u_s1n_32.gen_dfifo[4].fifo_d.rspfifo
tb.dut.u_s1n_32.gen_dfifo[5].fifo_d.reqfifo
tb.dut.u_s1n_32.gen_dfifo[5].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_s1n_32.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 133404557 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 133404557 0 0
T1 10903 9208 0 0
T2 1395 383 0 0
T3 270594 150882 0 0
T7 143120 469242 0 0
T8 70145 41137 0 0
T9 9410 8276 0 0
T10 32334 11986 0 0
T11 149024 671209 0 0
T12 1684 476 0 0
T13 116864 57979 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 91584621 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 91584621 0 0
T1 10903 2510 0 0
T2 1395 100 0 0
T3 270594 19683 0 0
T7 143120 308114 0 0
T8 70145 16611 0 0
T9 9410 1719 0 0
T10 32334 2649 0 0
T11 149024 80682 0 0
T12 1684 115 0 0
T13 116864 7221 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 462956 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 462956 0 0
T1 10903 82 0 0
T2 1395 5 0 0
T3 270594 295 0 0
T7 143120 2847 0 0
T8 70145 160 0 0
T9 9410 61 0 0
T10 32334 80 0 0
T11 149024 4120 0 0
T12 1684 5 0 0
T13 116864 157 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 4058106 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4058106 0 0
T1 10903 80 0 0
T2 1395 5 0 0
T3 270594 448 0 0
T7 143120 13672 0 0
T8 70145 625 0 0
T9 9410 60 0 0
T10 32334 85 0 0
T11 149024 2895 0 0
T12 1684 5 0 0
T13 116864 352 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 294593 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 294593 0 0
T1 10903 51 0 0
T2 1395 3 0 0
T3 270594 219 0 0
T7 143120 325 0 0
T8 70145 144 0 0
T9 9410 78 0 0
T10 32334 31 0 0
T11 149024 811 0 0
T12 1684 6 0 0
T13 116864 127 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 2813303 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 2813303 0 0
T1 10903 48 0 0
T2 1395 3 0 0
T3 270594 454 0 0
T7 143120 13992 0 0
T8 70145 825 0 0
T9 9410 70 0 0
T10 32334 96 0 0
T11 149024 4216 0 0
T12 1684 6 0 0
T13 116864 285 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 475827 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 475827 0 0
T1 10903 54 0 0
T2 1395 3 0 0
T3 270594 2383 0 0
T7 143120 1980 0 0
T8 70145 178 0 0
T9 9410 79 0 0
T10 32334 32 0 0
T11 149024 1977 0 0
T12 1684 3 0 0
T13 116864 201 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 3272727 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 3272727 0 0
T1 10903 49 0 0
T2 1395 3 0 0
T3 270594 1047 0 0
T7 143120 13003 0 0
T8 70145 780 0 0
T9 9410 66 0 0
T10 32334 41 0 0
T11 149024 2540 0 0
T12 1684 3 0 0
T13 116864 312 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[3].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[3].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 261493 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 261493 0 0
T1 10903 50 0 0
T2 1395 4 0 0
T3 270594 192 0 0
T7 143120 1042 0 0
T8 70145 106 0 0
T9 9410 83 0 0
T10 32334 17 0 0
T11 149024 370 0 0
T12 1684 4 0 0
T13 116864 147 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[3].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[3].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 4051428 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4051428 0 0
T1 10903 47 0 0
T2 1395 4 0 0
T3 270594 437 0 0
T7 143120 12986 0 0
T8 70145 717 0 0
T9 9410 79 0 0
T10 32334 48 0 0
T11 149024 5475 0 0
T12 1684 4 0 0
T13 116864 306 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[4].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[4].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 1962534 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 1962534 0 0
T1 10903 45 0 0
T2 1395 7 0 0
T3 270594 1544 0 0
T7 143120 11242 0 0
T8 70145 795 0 0
T9 9410 85 0 0
T10 32334 247 0 0
T11 149024 21953 0 0
T12 1684 4 0 0
T13 116864 972 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[4].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[4].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 4511004 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4511004 0 0
T1 10903 45 0 0
T2 1395 7 0 0
T3 270594 615 0 0
T7 143120 9063 0 0
T8 70145 666 0 0
T9 9410 85 0 0
T10 32334 147 0 0
T11 149024 4174 0 0
T12 1684 4 0 0
T13 116864 313 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[5].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[5].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 598680 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 598680 0 0
T1 10903 169 0 0
T2 1395 10 0 0
T3 270594 217 0 0
T7 143120 36 0 0
T8 70145 578 0 0
T9 9410 191 0 0
T10 32334 30 0 0
T11 149024 641 0 0
T12 1684 1 0 0
T13 116864 124 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[5].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_s1n_32.gen_dfifo[5].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 4365808 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4365808 0 0
T1 10903 53 0 0
T2 1395 7 0 0
T3 270594 310 0 0
T7 143120 13995 0 0
T8 70145 567 0 0
T9 9410 73 0 0
T10 32334 65 0 0
T11 149024 4594 0 0
T12 1684 1 0 0
T13 116864 244 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%