dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sm1_34.u_devicefifo.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.31 100.00 81.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.57 97.50 80.56 88.24 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_devicefifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 85.94 96.00 80.00 81.82


Module Instance : tb.dut.u_sm1_34.u_devicefifo.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.88 97.50 77.78 88.24 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_devicefifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 85.94 96.00 80.00 81.82


Module Instance : tb.dut.u_sm1_34.gen_host_fifo[0].u_hostfifo.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_host_fifo[0].u_hostfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_34.gen_host_fifo[0].u_hostfifo.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_host_fifo[0].u_hostfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_34.gen_host_fifo[1].u_hostfifo.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_host_fifo[1].u_hostfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_34.gen_host_fifo[1].u_hostfifo.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_host_fifo[1].u_hostfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_36.u_devicefifo.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_devicefifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_36.u_devicefifo.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_devicefifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_36.gen_host_fifo[0].u_hostfifo.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_host_fifo[0].u_hostfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_36.gen_host_fifo[0].u_hostfifo.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_host_fifo[0].u_hostfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_36.gen_host_fifo[1].u_hostfifo.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_host_fifo[1].u_hostfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_36.gen_host_fifo[1].u_hostfifo.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_host_fifo[1].u_hostfifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_38.u_devicefifo.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_devicefifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sm1_38.u_devicefifo.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_devicefifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sm1_34.u_devicefifo.reqfifo
tb.dut.u_sm1_34.u_devicefifo.rspfifo
tb.dut.u_sm1_34.gen_host_fifo[0].u_hostfifo.reqfifo
tb.dut.u_sm1_34.gen_host_fifo[0].u_hostfifo.rspfifo
tb.dut.u_sm1_34.gen_host_fifo[1].u_hostfifo.reqfifo
tb.dut.u_sm1_34.gen_host_fifo[1].u_hostfifo.rspfifo
tb.dut.u_sm1_36.u_devicefifo.reqfifo
tb.dut.u_sm1_36.u_devicefifo.rspfifo
tb.dut.u_sm1_36.gen_host_fifo[0].u_hostfifo.reqfifo
tb.dut.u_sm1_36.gen_host_fifo[0].u_hostfifo.rspfifo
tb.dut.u_sm1_36.gen_host_fifo[1].u_hostfifo.reqfifo
tb.dut.u_sm1_36.gen_host_fifo[1].u_hostfifo.rspfifo
tb.dut.u_sm1_38.u_devicefifo.reqfifo
tb.dut.u_sm1_38.u_devicefifo.rspfifo
Line Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.reqfifo
TotalCoveredPercent
Conditions161381.25
Logical161381.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT1,T3,T7
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (108'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.reqfifo
Line No.TotalCoveredPercent
Branches 6 6 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 1 1 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Excluded T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 3358948 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 456130957 3358948 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 3358948 0 0
T1 10903 95 0 0
T2 1395 7 0 0
T3 270594 2975 0 0
T7 143120 27913 0 0
T8 70145 1432 0 0
T9 9410 141 0 0
T10 32334 400 0 0
T11 149024 46700 0 0
T12 1684 13 0 0
T13 116864 2026 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 3358948 0 0
T1 10903 95 0 0
T2 1395 7 0 0
T3 270594 2975 0 0
T7 143120 27913 0 0
T8 70145 1432 0 0
T9 9410 141 0 0
T10 32334 400 0 0
T11 149024 46700 0 0
T12 1684 13 0 0
T13 116864 2026 0 0

Line Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.rspfifo
TotalCoveredPercent
Conditions161275.00
Logical161275.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T7,T8
110Not Covered
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (65'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.rspfifo
Line No.TotalCoveredPercent
Branches 6 6 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 1 1 100.00

WARNING: The source file /workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Excluded T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sm1_34.u_devicefifo.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 4870520 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 456130957 4870520 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4870520 0 0
T1 10903 95 0 0
T2 1395 7 0 0
T3 270594 664 0 0
T7 143120 13320 0 0
T8 70145 823 0 0
T9 9410 141 0 0
T10 32334 99 0 0
T11 149024 5974 0 0
T12 1684 13 0 0
T13 116864 512 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4870520 0 0
T1 10903 95 0 0
T2 1395 7 0 0
T3 270594 664 0 0
T7 143120 13320 0 0
T8 70145 823 0 0
T9 9410 141 0 0
T10 32334 99 0 0
T11 149024 5974 0 0
T12 1684 13 0 0
T13 116864 512 0 0

Line Coverage for Instance : tb.dut.u_sm1_34.gen_host_fifo[0].u_hostfifo.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_34.gen_host_fifo[0].u_hostfifo.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 261493 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 261493 0 0
T1 10903 50 0 0
T2 1395 4 0 0
T3 270594 192 0 0
T7 143120 1042 0 0
T8 70145 106 0 0
T9 9410 83 0 0
T10 32334 17 0 0
T11 149024 370 0 0
T12 1684 4 0 0
T13 116864 147 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_34.gen_host_fifo[0].u_hostfifo.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_34.gen_host_fifo[0].u_hostfifo.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 4051428 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4051428 0 0
T1 10903 47 0 0
T2 1395 4 0 0
T3 270594 437 0 0
T7 143120 12986 0 0
T8 70145 717 0 0
T9 9410 79 0 0
T10 32334 48 0 0
T11 149024 5475 0 0
T12 1684 4 0 0
T13 116864 306 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_34.gen_host_fifo[1].u_hostfifo.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_34.gen_host_fifo[1].u_hostfifo.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 350313 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 350313 0 0
T1 10903 48 0 0
T2 1395 3 0 0
T3 270594 243 0 0
T7 143120 1306 0 0
T8 70145 172 0 0
T9 9410 62 0 0
T10 32334 37 0 0
T11 149024 2394 0 0
T12 1684 9 0 0
T13 116864 206 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_34.gen_host_fifo[1].u_hostfifo.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_34.gen_host_fifo[1].u_hostfifo.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 819092 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 819092 0 0
T1 10903 48 0 0
T2 1395 3 0 0
T3 270594 227 0 0
T7 143120 334 0 0
T8 70145 106 0 0
T9 9410 62 0 0
T10 32334 51 0 0
T11 149024 499 0 0
T12 1684 9 0 0
T13 116864 206 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_36.u_devicefifo.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_36.u_devicefifo.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 1067503 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 1067503 0 0
T1 10903 255 0 0
T2 1395 12 0 0
T3 270594 612 0 0
T7 143120 73 0 0
T8 70145 876 0 0
T9 9410 330 0 0
T10 32334 62 0 0
T11 149024 2153 0 0
T12 1684 7 0 0
T13 116864 362 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_36.u_devicefifo.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_36.u_devicefifo.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 5416333 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 5416333 0 0
T1 10903 99 0 0
T2 1395 9 0 0
T3 270594 524 0 0
T7 143120 14669 0 0
T8 70145 645 0 0
T9 9410 140 0 0
T10 32334 83 0 0
T11 149024 5234 0 0
T12 1684 7 0 0
T13 116864 420 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_36.gen_host_fifo[0].u_hostfifo.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_36.gen_host_fifo[0].u_hostfifo.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 598680 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 598680 0 0
T1 10903 169 0 0
T2 1395 10 0 0
T3 270594 217 0 0
T7 143120 36 0 0
T8 70145 578 0 0
T9 9410 191 0 0
T10 32334 30 0 0
T11 149024 641 0 0
T12 1684 1 0 0
T13 116864 124 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_36.gen_host_fifo[0].u_hostfifo.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_36.gen_host_fifo[0].u_hostfifo.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 4365808 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4365808 0 0
T1 10903 53 0 0
T2 1395 7 0 0
T3 270594 310 0 0
T7 143120 13995 0 0
T8 70145 567 0 0
T9 9410 73 0 0
T10 32334 65 0 0
T11 149024 4594 0 0
T12 1684 1 0 0
T13 116864 244 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_36.gen_host_fifo[1].u_hostfifo.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_36.gen_host_fifo[1].u_hostfifo.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 755464 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 755464 0 0
T1 10903 86 0 0
T2 1395 2 0 0
T3 270594 395 0 0
T7 143120 37 0 0
T8 70145 341 0 0
T9 9410 163 0 0
T10 32334 32 0 0
T11 149024 1512 0 0
T12 1684 6 0 0
T13 116864 238 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_36.gen_host_fifo[1].u_hostfifo.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_36.gen_host_fifo[1].u_hostfifo.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 1050525 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 1050525 0 0
T1 10903 46 0 0
T2 1395 2 0 0
T3 270594 214 0 0
T7 143120 674 0 0
T8 70145 78 0 0
T9 9410 67 0 0
T10 32334 18 0 0
T11 149024 640 0 0
T12 1684 6 0 0
T13 116864 176 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_38.u_devicefifo.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_38.u_devicefifo.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 1051961 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 1051961 0 0
T1 10903 209 0 0
T2 1395 19 0 0
T3 270594 407 0 0
T7 143120 171 0 0
T8 70145 348 0 0
T9 9410 259 0 0
T10 32334 121 0 0
T11 149024 3676 0 0
T12 1684 13 0 0
T13 116864 2369 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

Line Coverage for Instance : tb.dut.u_sm1_38.u_devicefifo.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/xbar_build_mode/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_sm1_38.u_devicefifo.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 456130957 4397260 0 0
DepthKnown_A 456130957 455998313 0 0
RvalidKnown_A 456130957 455998313 0 0
WreadyKnown_A 456130957 455998313 0 0
gen_passthru_fifo.paramCheckPass 900 900 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 4397260 0 0
T1 10903 112 0 0
T2 1395 16 0 0
T3 270594 626 0 0
T7 143120 20906 0 0
T8 70145 806 0 0
T9 9410 139 0 0
T10 32334 102 0 0
T11 149024 941 0 0
T12 1684 9 0 0
T13 116864 460 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 456130957 455998313 0 0
T1 10903 10826 0 0
T2 1395 1379 0 0
T3 270594 270454 0 0
T7 143120 143119 0 0
T8 70145 70097 0 0
T9 9410 9353 0 0
T10 32334 31060 0 0
T11 149024 149016 0 0
T12 1684 1654 0 0
T13 116864 116806 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 900 900 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%