Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_peri_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_peri_ni |
Yes |
Yes |
T220,T35,T45 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
INPUT |
tl_main_i.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
INPUT |
tl_main_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_address[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_main_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_main_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_main_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_main_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_main_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_uart0_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_uart0_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_address[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_address[29:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart0_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_uart0_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart0_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart0_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart0_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_uart0_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart0_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_uart0_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart1_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_uart1_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_uart1_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_address[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_address[15:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart1_o.a_address[16] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_address[29:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart1_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_uart1_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart1_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart1_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart1_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart1_i.d_error |
Yes |
Yes |
T1,T3,T5 |
Yes |
T1,T3,T5 |
INPUT |
tl_uart1_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart1_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_uart1_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_uart1_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart1_i.d_source[7:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart1_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T4,T5 |
INPUT |
tl_uart1_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_uart1_i.d_opcode[0] |
Yes |
Yes |
*T1,*T3,*T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart1_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_uart1_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart2_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_uart2_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_uart2_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_address[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_address[16:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart2_o.a_address[17] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_address[29:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart2_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_uart2_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart2_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart2_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart2_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart2_i.d_error |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart2_i.d_user.data_intg[6:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart2_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart2_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart2_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_uart2_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart2_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_uart2_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_uart2_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart2_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_uart2_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
tl_uart3_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_uart3_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_uart3_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_address[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_address[15:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart3_o.a_address[17:16] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_address[29:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart3_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_uart3_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart3_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_uart3_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_uart3_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_uart3_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_uart3_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_uart3_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_uart3_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c0_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_i2c0_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_i2c0_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_address[18:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c0_o.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c0_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_i2c0_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c0_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c0_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c0_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c0_i.d_error |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_i2c0_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c0_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c0_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c0_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c0_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c0_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c0_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i2c0_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c0_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i2c0_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c1_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_i2c1_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_i2c1_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c1_o.a_address[16] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_address[18:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c1_o.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c1_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_i2c1_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c1_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c1_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c1_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c1_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T4 |
INPUT |
tl_i2c1_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c1_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c1_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c1_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c1_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c1_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c1_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i2c1_i.d_opcode[0] |
Yes |
Yes |
*T3,*T4,*T21 |
Yes |
T2,T3,T4 |
INPUT |
tl_i2c1_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i2c1_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c2_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_i2c2_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_i2c2_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_address[16:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c2_o.a_address[17] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_address[18] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c2_o.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c2_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_i2c2_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c2_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_i2c2_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_i2c2_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_i2c2_i.d_error |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c2_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c2_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c2_i.d_data[31:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c2_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c2_i.d_source[7:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c2_i.d_size[1:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c2_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i2c2_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_i2c2_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i2c2_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_pattgen_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_pattgen_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_pattgen_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_address[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_address[16:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pattgen_o.a_address[19:17] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pattgen_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_pattgen_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pattgen_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pattgen_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pattgen_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_pattgen_i.d_error |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
tl_pattgen_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pattgen_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pattgen_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_pattgen_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_pattgen_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_pattgen_i.d_size[1:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pattgen_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_pattgen_i.d_opcode[0] |
Yes |
Yes |
*T1,*T3,*T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pattgen_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_pattgen_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_pwm_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_pwm_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_pwm_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwm_aon_o.a_address[16] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_address[17] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwm_aon_o.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_address[21:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwm_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwm_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_pwm_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwm_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwm_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwm_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_pwm_aon_i.d_error |
Yes |
Yes |
T2,T3,T4 |
Yes |
T3,T4,T5 |
INPUT |
tl_pwm_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_pwm_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T4 |
INPUT |
tl_pwm_aon_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_pwm_aon_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T4 |
INPUT |
tl_pwm_aon_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwm_aon_i.d_size[1:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_pwm_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_pwm_aon_i.d_opcode[0] |
Yes |
Yes |
*T1,*T3,*T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwm_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_pwm_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_gpio_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_gpio_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_gpio_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_address[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_address[17:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_gpio_o.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_address[29:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_gpio_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_gpio_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_gpio_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_gpio_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_gpio_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_gpio_i.d_error |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
tl_gpio_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_gpio_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_gpio_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_gpio_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_gpio_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_gpio_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T5 |
INPUT |
tl_gpio_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_gpio_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_gpio_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_gpio_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_spi_device_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_spi_device_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_spi_device_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_address[12:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_address[15:13] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_spi_device_o.a_address[16] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_address[17] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_spi_device_o.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_address[29:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_spi_device_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_spi_device_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_spi_device_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_spi_device_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_spi_device_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_spi_device_i.d_error |
Yes |
Yes |
T1,T3,T4 |
Yes |
T3,T4,T5 |
INPUT |
tl_spi_device_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_spi_device_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_spi_device_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_spi_device_i.d_sink |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
tl_spi_device_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_spi_device_i.d_size[1:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_spi_device_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_spi_device_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_spi_device_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_spi_device_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_rv_timer_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_rv_timer_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_rv_timer_o.a_data[31:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
OUTPUT |
tl_rv_timer_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_address[8:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_address[19:9] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rv_timer_o.a_address[20] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_address[29:21] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rv_timer_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_rv_timer_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rv_timer_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rv_timer_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rv_timer_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_rv_timer_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T5 |
INPUT |
tl_rv_timer_i.d_user.data_intg[6:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_rv_timer_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_rv_timer_i.d_data[31:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_rv_timer_i.d_sink |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_rv_timer_i.d_source[7:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_rv_timer_i.d_size[1:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_rv_timer_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_rv_timer_i.d_opcode[0] |
Yes |
Yes |
*T2,*T3,*T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_rv_timer_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_rv_timer_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_pwrmgr_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_pwrmgr_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_pwrmgr_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
tl_pwrmgr_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_address[21:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwrmgr_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwrmgr_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_pwrmgr_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwrmgr_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pwrmgr_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pwrmgr_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_pwrmgr_aon_i.d_error |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwrmgr_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwrmgr_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T3,T4,T5 |
INPUT |
tl_pwrmgr_aon_i.d_data[31:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwrmgr_aon_i.d_sink |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwrmgr_aon_i.d_source[7:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwrmgr_aon_i.d_size[1:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwrmgr_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_pwrmgr_aon_i.d_opcode[0] |
Yes |
Yes |
*T1,*T3,*T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pwrmgr_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_pwrmgr_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_rstmgr_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_rstmgr_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_rstmgr_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rstmgr_aon_o.a_address[16] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_address[21:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rstmgr_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rstmgr_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_rstmgr_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rstmgr_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_rstmgr_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_rstmgr_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_rstmgr_aon_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_rstmgr_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T4 |
INPUT |
tl_rstmgr_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_rstmgr_aon_i.d_data[31:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_rstmgr_aon_i.d_sink |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_rstmgr_aon_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T4 |
INPUT |
tl_rstmgr_aon_i.d_size[1:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_rstmgr_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_rstmgr_aon_i.d_opcode[0] |
Yes |
Yes |
*T2,*T3,*T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_rstmgr_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_rstmgr_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_clkmgr_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_clkmgr_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_address[16:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_clkmgr_aon_o.a_address[17] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_address[21:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_clkmgr_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_clkmgr_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_clkmgr_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_clkmgr_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_clkmgr_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_clkmgr_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_i.d_error |
Yes |
Yes |
T1,T2,T5 |
Yes |
T1,T2,T5 |
INPUT |
tl_clkmgr_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_clkmgr_aon_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_clkmgr_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_clkmgr_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_pinmux_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_pinmux_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_pinmux_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_address[11:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_address[16:12] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pinmux_aon_o.a_address[18:17] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_address[21:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pinmux_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pinmux_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_pinmux_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pinmux_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_pinmux_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_pinmux_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_pinmux_aon_i.d_error |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_pinmux_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_pinmux_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_pinmux_aon_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_pinmux_aon_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_pinmux_aon_i.d_source[7:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pinmux_aon_i.d_size[1:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_pinmux_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_pinmux_aon_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_pinmux_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_pinmux_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__core_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_otp_ctrl__core_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_otp_ctrl__core_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_address[11:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_address[15:12] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__core_o.a_address[17:16] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_address[19:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__core_o.a_address[20] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_address[29:21] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__core_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_otp_ctrl__core_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__core_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__core_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__core_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__core_i.d_error |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_otp_ctrl__core_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_otp_ctrl__core_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__core_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__core_i.d_sink |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__core_i.d_source[7:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__core_i.d_size[1:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_otp_ctrl__core_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_otp_ctrl__core_i.d_opcode[0] |
Yes |
Yes |
*T3,*T4,*T5 |
Yes |
T1,T3,T4 |
INPUT |
tl_otp_ctrl__core_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_otp_ctrl__core_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__prim_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
tl_otp_ctrl__prim_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_otp_ctrl__prim_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_otp_ctrl__prim_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_address[4:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_address[14:5] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__prim_o.a_address[17:15] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_address[19:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__prim_o.a_address[20] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_address[29:21] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__prim_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_otp_ctrl__prim_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__prim_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_otp_ctrl__prim_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_otp_ctrl__prim_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__prim_i.d_error |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_otp_ctrl__prim_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__prim_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_otp_ctrl__prim_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__prim_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__prim_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__prim_i.d_size[1:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_otp_ctrl__prim_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_otp_ctrl__prim_i.d_opcode[0] |
Yes |
Yes |
*T1,*T3,*T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_otp_ctrl__prim_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_otp_ctrl__prim_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_lc_ctrl_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_lc_ctrl_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_lc_ctrl_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_address[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_address[17:8] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_lc_ctrl_o.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_address[19] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_lc_ctrl_o.a_address[20] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_address[29:21] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_lc_ctrl_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_lc_ctrl_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_lc_ctrl_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_lc_ctrl_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_lc_ctrl_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_lc_ctrl_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T5 |
INPUT |
tl_lc_ctrl_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_lc_ctrl_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_lc_ctrl_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_lc_ctrl_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_lc_ctrl_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_lc_ctrl_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_lc_ctrl_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_lc_ctrl_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_lc_ctrl_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_lc_ctrl_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sensor_ctrl_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[16] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[18:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[21:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sensor_ctrl_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sensor_ctrl_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sensor_ctrl_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_sensor_ctrl_aon_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T4 |
INPUT |
tl_sensor_ctrl_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_sensor_ctrl_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sensor_ctrl_aon_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sensor_ctrl_aon_i.d_sink |
Yes |
Yes |
T3,T4,T5 |
Yes |
T2,T3,T4 |
INPUT |
tl_sensor_ctrl_aon_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_sensor_ctrl_aon_i.d_size[1:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_sensor_ctrl_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_sensor_ctrl_aon_i.d_opcode[0] |
Yes |
Yes |
*T2,*T3,*T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_sensor_ctrl_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_sensor_ctrl_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_alert_handler_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_alert_handler_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_alert_handler_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_address[10:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_address[15:11] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_alert_handler_o.a_address[16] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_address[17] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_alert_handler_o.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_address[19] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_alert_handler_o.a_address[20] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_address[29:21] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_alert_handler_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_alert_handler_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_alert_handler_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_alert_handler_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_alert_handler_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_alert_handler_i.d_error |
Yes |
Yes |
T3,T4,T5 |
Yes |
T2,T3,T4 |
INPUT |
tl_alert_handler_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_alert_handler_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_alert_handler_i.d_data[31:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_alert_handler_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_alert_handler_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_alert_handler_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_alert_handler_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_alert_handler_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_alert_handler_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_alert_handler_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_address[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_address[19:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_address[20] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_address[21] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__regs_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_error |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_sram_ctrl_ret_aon__regs_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_address[11:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_address[20:12] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_address[22:21] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sram_ctrl_ret_aon__ram_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_source[7:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_size[1:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_opcode[0] |
Yes |
Yes |
*T2,*T3,*T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_sram_ctrl_ret_aon__ram_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_aon_timer_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_aon_timer_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_aon_timer_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_address[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_address[15:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_aon_timer_aon_o.a_address[18:16] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_address[21:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_aon_timer_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_aon_timer_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_aon_timer_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_aon_timer_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_aon_timer_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_aon_timer_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_aon_timer_aon_i.d_error |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_aon_timer_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_aon_timer_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_aon_timer_aon_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_aon_timer_aon_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T4 |
INPUT |
tl_aon_timer_aon_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T4 |
INPUT |
tl_aon_timer_aon_i.d_size[1:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_aon_timer_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_aon_timer_aon_i.d_opcode[0] |
Yes |
Yes |
*T2,*T3,*T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_aon_timer_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_aon_timer_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sysrst_ctrl_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_address[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_address[15:8] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sysrst_ctrl_aon_o.a_address[17:16] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_address[21:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sysrst_ctrl_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sysrst_ctrl_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sysrst_ctrl_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_sysrst_ctrl_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_sysrst_ctrl_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_sysrst_ctrl_aon_i.d_error |
Yes |
Yes |
T3,T5,T16 |
Yes |
T1,T3,T17 |
INPUT |
tl_sysrst_ctrl_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sysrst_ctrl_aon_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sysrst_ctrl_aon_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_sysrst_ctrl_aon_i.d_source[7:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_sysrst_ctrl_aon_i.d_size[1:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T5 |
INPUT |
tl_sysrst_ctrl_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_sysrst_ctrl_aon_i.d_opcode[0] |
Yes |
Yes |
*T2,*T3,*T5 |
Yes |
T1,T2,T3 |
INPUT |
tl_sysrst_ctrl_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_sysrst_ctrl_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_adc_ctrl_aon_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_adc_ctrl_aon_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_address[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_address[17:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_adc_ctrl_aon_o.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_address[21:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_adc_ctrl_aon_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_adc_ctrl_aon_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_adc_ctrl_aon_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_adc_ctrl_aon_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_adc_ctrl_aon_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_adc_ctrl_aon_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_i.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_adc_ctrl_aon_i.d_data[31:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_i.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_adc_ctrl_aon_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_adc_ctrl_aon_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_adc_ctrl_aon_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_ast_o.d_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_ast_o.a_user.rsvd[4:0] |
Yes |
Yes |
T3,T5,T16 |
Yes |
T3,T5,T16 |
OUTPUT |
tl_ast_o.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_address[9:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_address[18:10] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_ast_o.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_address[21:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_ast_o.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_ast_o.a_address[30] |
Yes |
Yes |
*T3,*T16,*T17 |
Yes |
T3,T21,T16 |
OUTPUT |
tl_ast_o.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_ast_o.a_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_ast_o.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_o.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_ast_i.a_ready |
Yes |
Yes |
T4,T5,T21 |
Yes |
T1,T2,T3 |
INPUT |
tl_ast_i.d_error |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_ast_i.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T2,T3 |
INPUT |
tl_ast_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_ast_i.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_ast_i.d_sink |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_ast_i.d_source[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T3,T4 |
INPUT |
tl_ast_i.d_size[1:0] |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
tl_ast_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_ast_i.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_ast_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_ast_i.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
scanmode_i[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |