Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
345088 |
1 |
|
|
T1 |
19 |
|
T2 |
99 |
|
T3 |
11 |
all_pins[1] |
345088 |
1 |
|
|
T1 |
19 |
|
T2 |
99 |
|
T3 |
11 |
all_pins[2] |
345088 |
1 |
|
|
T1 |
19 |
|
T2 |
99 |
|
T3 |
11 |
all_pins[3] |
345088 |
1 |
|
|
T1 |
19 |
|
T2 |
99 |
|
T3 |
11 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
1102606 |
1 |
|
|
T1 |
56 |
|
T2 |
306 |
|
T3 |
27 |
values[0x1] |
277746 |
1 |
|
|
T1 |
20 |
|
T2 |
90 |
|
T3 |
17 |
transitions[0x0=>0x1] |
184551 |
1 |
|
|
T1 |
14 |
|
T2 |
57 |
|
T3 |
10 |
transitions[0x1=>0x0] |
184798 |
1 |
|
|
T1 |
14 |
|
T2 |
58 |
|
T3 |
10 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
16 |
0 |
16 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
272349 |
1 |
|
|
T1 |
15 |
|
T2 |
75 |
|
T3 |
7 |
all_pins[0] |
values[0x1] |
72739 |
1 |
|
|
T1 |
4 |
|
T2 |
24 |
|
T3 |
4 |
all_pins[0] |
transitions[0x0=>0x1] |
72124 |
1 |
|
|
T1 |
1 |
|
T2 |
23 |
|
T3 |
2 |
all_pins[0] |
transitions[0x1=>0x0] |
68335 |
1 |
|
|
T1 |
3 |
|
T2 |
20 |
|
T3 |
1 |
all_pins[1] |
values[0x0] |
275078 |
1 |
|
|
T1 |
13 |
|
T2 |
75 |
|
T3 |
6 |
all_pins[1] |
values[0x1] |
70010 |
1 |
|
|
T1 |
6 |
|
T2 |
24 |
|
T3 |
5 |
all_pins[1] |
transitions[0x0=>0x1] |
38650 |
1 |
|
|
T1 |
4 |
|
T2 |
12 |
|
T3 |
4 |
all_pins[1] |
transitions[0x1=>0x0] |
41379 |
1 |
|
|
T1 |
2 |
|
T2 |
12 |
|
T3 |
3 |
all_pins[2] |
values[0x0] |
278794 |
1 |
|
|
T1 |
15 |
|
T2 |
77 |
|
T3 |
6 |
all_pins[2] |
values[0x1] |
66294 |
1 |
|
|
T1 |
4 |
|
T2 |
22 |
|
T3 |
5 |
all_pins[2] |
transitions[0x0=>0x1] |
35704 |
1 |
|
|
T1 |
4 |
|
T2 |
8 |
|
T3 |
3 |
all_pins[2] |
transitions[0x1=>0x0] |
39420 |
1 |
|
|
T1 |
6 |
|
T2 |
10 |
|
T3 |
3 |
all_pins[3] |
values[0x0] |
276385 |
1 |
|
|
T1 |
13 |
|
T2 |
79 |
|
T3 |
8 |
all_pins[3] |
values[0x1] |
68703 |
1 |
|
|
T1 |
6 |
|
T2 |
20 |
|
T3 |
3 |
all_pins[3] |
transitions[0x0=>0x1] |
38073 |
1 |
|
|
T1 |
5 |
|
T2 |
14 |
|
T3 |
1 |
all_pins[3] |
transitions[0x1=>0x0] |
35664 |
1 |
|
|
T1 |
3 |
|
T2 |
16 |
|
T3 |
3 |