Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
696589930 |
4551 |
0 |
0 |
T1 |
312751 |
1 |
0 |
0 |
T2 |
348124 |
7 |
0 |
0 |
T3 |
428974 |
9 |
0 |
0 |
T4 |
135566 |
6 |
0 |
0 |
T5 |
264064 |
8 |
0 |
0 |
T6 |
370573 |
8 |
0 |
0 |
T13 |
670772 |
19 |
0 |
0 |
T18 |
97116 |
1 |
0 |
0 |
T19 |
250275 |
1 |
0 |
0 |
T20 |
47929 |
1 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
696589930 |
4447 |
0 |
0 |
T1 |
312751 |
1 |
0 |
0 |
T2 |
348124 |
7 |
0 |
0 |
T3 |
428974 |
9 |
0 |
0 |
T4 |
135566 |
6 |
0 |
0 |
T5 |
264064 |
8 |
0 |
0 |
T6 |
370573 |
8 |
0 |
0 |
T13 |
670772 |
19 |
0 |
0 |
T18 |
97116 |
1 |
0 |
0 |
T19 |
250275 |
1 |
0 |
0 |
T20 |
47929 |
1 |
0 |
0 |