Group : cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=3}
dashboard | hierarchy | modlist | groups | tests | asserts


Summary for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=3}

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 10 0 10 100.00
Crosses 24 0 24 100.00


Variables for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=3}
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_intr 4 0 4 100.00 100 1 1 0
cp_intr_en 2 0 2 100.00 100 1 1 2
cp_intr_state 2 0 2 100.00 100 1 1 2
cp_intr_test 2 0 2 100.00 100 1 1 2


Crosses for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=3}
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
intr_test_cg_cc 24 0 24 100.00 100 1 1 0


Summary for Variable cp_intr

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 4 0 4 100.00


User Defined Bins for cp_intr

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] 278 1 T203 7 T204 4 T251 4
all_values[1] 278 1 T203 7 T204 4 T251 4
all_values[2] 278 1 T203 7 T204 4 T251 4
all_values[3] 278 1 T203 7 T204 4 T251 4



Summary for Variable cp_intr_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 566 1 T203 9 T204 9 T251 8
auto[1] 546 1 T203 19 T204 7 T251 8



Summary for Variable cp_intr_state

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_state

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 459 1 T203 9 T204 7 T251 4
auto[1] 653 1 T203 19 T204 9 T251 12



Summary for Variable cp_intr_test

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_test

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 678 1 T203 15 T204 10 T251 9
auto[1] 434 1 T203 13 T204 6 T251 7



Summary for Cross intr_test_cg_cc

Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
TOTAL 24 0 24 100.00
Automatically Generated Cross Bins 24 0 24 100.00
User Defined Cross Bins 0 0 0


Automatically Generated Cross Bins for intr_test_cg_cc

Bins
cp_intrcp_intr_testcp_intr_encp_intr_stateCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] auto[0] auto[0] auto[0] 59 1 T203 1 T204 3 T387 1
all_values[0] auto[0] auto[0] auto[1] 23 1 T388 1 T389 3 T390 1
all_values[0] auto[0] auto[1] auto[0] 56 1 T204 1 T251 2 T387 3
all_values[0] auto[0] auto[1] auto[1] 27 1 T203 2 T387 1 T389 1
all_values[0] auto[1] auto[0] auto[1] 57 1 T203 2 T251 1 T388 1
all_values[0] auto[1] auto[1] auto[1] 56 1 T203 2 T251 1 T388 2
all_values[1] auto[0] auto[0] auto[0] 55 1 T203 1 T387 2 T391 1
all_values[1] auto[0] auto[0] auto[1] 24 1 T204 2 T391 2 T389 2
all_values[1] auto[0] auto[1] auto[0] 53 1 T388 1 T387 2 T392 2
all_values[1] auto[0] auto[1] auto[1] 35 1 T203 1 T251 3 T388 1
all_values[1] auto[1] auto[0] auto[1] 53 1 T204 1 T251 1 T387 1
all_values[1] auto[1] auto[1] auto[1] 58 1 T203 5 T204 1 T388 2
all_values[2] auto[0] auto[0] auto[0] 55 1 T203 1 T251 1 T387 2
all_values[2] auto[0] auto[0] auto[1] 32 1 T391 1 T389 2 T393 1
all_values[2] auto[0] auto[1] auto[0] 60 1 T203 4 T204 1 T251 1
all_values[2] auto[0] auto[1] auto[1] 27 1 T203 1 T251 1 T387 1
all_values[2] auto[1] auto[0] auto[1] 59 1 T203 1 T204 2 T251 1
all_values[2] auto[1] auto[1] auto[1] 45 1 T204 1 T388 1 T387 1
all_values[3] auto[0] auto[0] auto[0] 66 1 T203 1 T204 1 T387 3
all_values[3] auto[0] auto[0] auto[1] 25 1 T251 1 T388 2 T394 1
all_values[3] auto[0] auto[1] auto[0] 55 1 T203 1 T204 1 T388 1
all_values[3] auto[0] auto[1] auto[1] 26 1 T203 2 T204 1 T387 2
all_values[3] auto[1] auto[0] auto[1] 58 1 T203 2 T251 3 T387 1
all_values[3] auto[1] auto[1] auto[1] 48 1 T203 1 T204 1 T388 1


User Defined Cross Bins for intr_test_cg_cc

Excluded/Illegal bins
NAMECOUNTSTATUS
test_1_state_0 0 Illegal

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%