Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22484 |
22484 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5663230 |
5655087 |
0 |
0 |
T2 |
16989880 |
16909597 |
0 |
0 |
T4 |
2838947 |
364917 |
0 |
0 |
T5 |
1738900 |
373332 |
0 |
0 |
T6 |
1384026 |
1382841 |
0 |
0 |
T7 |
40060 |
37685 |
0 |
0 |
T16 |
112404 |
110820 |
0 |
0 |
T22 |
47264 |
43904 |
0 |
0 |
T23 |
45776 |
43442 |
0 |
0 |
T24 |
54475 |
52394 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1009779252 |
994155186 |
0 |
14454 |
T1 |
476520 |
475710 |
0 |
18 |
T2 |
5207382 |
5179014 |
0 |
18 |
T4 |
660828 |
47406 |
0 |
18 |
T5 |
159648 |
18312 |
0 |
18 |
T6 |
146154 |
146004 |
0 |
18 |
T7 |
6276 |
5838 |
0 |
18 |
T16 |
8616 |
8460 |
0 |
18 |
T22 |
9684 |
8934 |
0 |
18 |
T23 |
9522 |
8958 |
0 |
18 |
T24 |
8442 |
8058 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16863 |
T1 |
2021914 |
2018429 |
0 |
21 |
T2 |
3421604 |
3405158 |
0 |
21 |
T4 |
766557 |
54988 |
0 |
21 |
T5 |
627005 |
72798 |
0 |
21 |
T6 |
478918 |
478441 |
0 |
21 |
T7 |
12477 |
11618 |
0 |
21 |
T16 |
40389 |
39697 |
0 |
21 |
T22 |
13356 |
12327 |
0 |
21 |
T23 |
12772 |
12017 |
0 |
21 |
T24 |
17058 |
16290 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196559 |
0 |
0 |
T1 |
2021914 |
257 |
0 |
0 |
T2 |
3421604 |
1387 |
0 |
0 |
T3 |
150564 |
0 |
0 |
0 |
T4 |
440552 |
72 |
0 |
0 |
T5 |
462736 |
72 |
0 |
0 |
T6 |
360872 |
4 |
0 |
0 |
T7 |
12477 |
38 |
0 |
0 |
T9 |
0 |
198 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T16 |
40389 |
75 |
0 |
0 |
T17 |
5009 |
0 |
0 |
0 |
T18 |
26691 |
0 |
0 |
0 |
T19 |
2051 |
0 |
0 |
0 |
T22 |
11742 |
57 |
0 |
0 |
T23 |
12772 |
102 |
0 |
0 |
T24 |
17058 |
66 |
0 |
0 |
T110 |
0 |
17 |
0 |
0 |
T111 |
0 |
114 |
0 |
0 |
T112 |
0 |
111 |
0 |
0 |
T113 |
0 |
21 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3164796 |
3160831 |
0 |
0 |
T2 |
8360894 |
8325272 |
0 |
0 |
T4 |
1411562 |
261617 |
0 |
0 |
T5 |
952247 |
281520 |
0 |
0 |
T6 |
758954 |
758357 |
0 |
0 |
T7 |
21307 |
20190 |
0 |
0 |
T16 |
63399 |
62624 |
0 |
0 |
T22 |
24224 |
22604 |
0 |
0 |
T23 |
23482 |
22428 |
0 |
0 |
T24 |
28975 |
28007 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T22,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T22,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T22,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T22,T23 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T23 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T23 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T23 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T23 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405813822 |
401489926 |
0 |
0 |
T1 |
346650 |
346036 |
0 |
0 |
T2 |
321166 |
319357 |
0 |
0 |
T4 |
105729 |
7636 |
0 |
0 |
T5 |
111053 |
12960 |
0 |
0 |
T6 |
69328 |
69248 |
0 |
0 |
T7 |
2009 |
1875 |
0 |
0 |
T16 |
7261 |
7140 |
0 |
0 |
T22 |
1960 |
1812 |
0 |
0 |
T23 |
1858 |
1750 |
0 |
0 |
T24 |
2756 |
2635 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405813822 |
401483074 |
0 |
2409 |
T1 |
346650 |
346027 |
0 |
3 |
T2 |
321166 |
319356 |
0 |
3 |
T4 |
105729 |
7582 |
0 |
3 |
T5 |
111053 |
12906 |
0 |
3 |
T6 |
69328 |
69245 |
0 |
3 |
T7 |
2009 |
1872 |
0 |
3 |
T16 |
7261 |
7137 |
0 |
3 |
T22 |
1960 |
1809 |
0 |
3 |
T23 |
1858 |
1747 |
0 |
3 |
T24 |
2756 |
2632 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405813822 |
27124 |
0 |
0 |
T1 |
346650 |
41 |
0 |
0 |
T2 |
321166 |
194 |
0 |
0 |
T3 |
111186 |
0 |
0 |
0 |
T7 |
2009 |
16 |
0 |
0 |
T9 |
0 |
77 |
0 |
0 |
T16 |
7261 |
15 |
0 |
0 |
T17 |
3295 |
0 |
0 |
0 |
T18 |
23727 |
0 |
0 |
0 |
T22 |
1960 |
14 |
0 |
0 |
T23 |
1858 |
24 |
0 |
0 |
T24 |
2756 |
0 |
0 |
0 |
T110 |
0 |
8 |
0 |
0 |
T111 |
0 |
73 |
0 |
0 |
T112 |
0 |
49 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T23,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T23,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T23,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T23,T1 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T23,T1 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T23,T1 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T23,T1 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T23,T1 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165692531 |
0 |
2409 |
T1 |
79420 |
79285 |
0 |
3 |
T2 |
867897 |
863169 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
26608 |
3052 |
0 |
3 |
T6 |
24359 |
24334 |
0 |
3 |
T7 |
1046 |
973 |
0 |
3 |
T16 |
1436 |
1410 |
0 |
3 |
T22 |
1614 |
1489 |
0 |
3 |
T23 |
1587 |
1493 |
0 |
3 |
T24 |
1407 |
1343 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
17167 |
0 |
0 |
T1 |
79420 |
32 |
0 |
0 |
T2 |
867897 |
127 |
0 |
0 |
T3 |
19689 |
0 |
0 |
0 |
T7 |
1046 |
6 |
0 |
0 |
T9 |
0 |
62 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T16 |
1436 |
16 |
0 |
0 |
T17 |
857 |
0 |
0 |
0 |
T18 |
1482 |
0 |
0 |
0 |
T19 |
2051 |
0 |
0 |
0 |
T23 |
1587 |
18 |
0 |
0 |
T24 |
1407 |
0 |
0 |
0 |
T111 |
0 |
18 |
0 |
0 |
T112 |
0 |
25 |
0 |
0 |
T113 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T22,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T22,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T22,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T22,T23 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T23 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T23 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T23 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T22,T23 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165692531 |
0 |
2409 |
T1 |
79420 |
79285 |
0 |
3 |
T2 |
867897 |
863169 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
26608 |
3052 |
0 |
3 |
T6 |
24359 |
24334 |
0 |
3 |
T7 |
1046 |
973 |
0 |
3 |
T16 |
1436 |
1410 |
0 |
3 |
T22 |
1614 |
1489 |
0 |
3 |
T23 |
1587 |
1493 |
0 |
3 |
T24 |
1407 |
1343 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
19028 |
0 |
0 |
T1 |
79420 |
29 |
0 |
0 |
T2 |
867897 |
130 |
0 |
0 |
T3 |
19689 |
0 |
0 |
0 |
T7 |
1046 |
6 |
0 |
0 |
T9 |
0 |
59 |
0 |
0 |
T16 |
1436 |
15 |
0 |
0 |
T17 |
857 |
0 |
0 |
0 |
T18 |
1482 |
0 |
0 |
0 |
T22 |
1614 |
13 |
0 |
0 |
T23 |
1587 |
20 |
0 |
0 |
T24 |
1407 |
0 |
0 |
0 |
T110 |
0 |
9 |
0 |
0 |
T111 |
0 |
23 |
0 |
0 |
T112 |
0 |
37 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
430391192 |
0 |
0 |
T1 |
379106 |
378838 |
0 |
0 |
T2 |
341161 |
340435 |
0 |
0 |
T4 |
110138 |
57572 |
0 |
0 |
T5 |
115684 |
66101 |
0 |
0 |
T6 |
90218 |
90164 |
0 |
0 |
T7 |
2094 |
2039 |
0 |
0 |
T16 |
7564 |
7509 |
0 |
0 |
T22 |
2042 |
1931 |
0 |
0 |
T23 |
1935 |
1909 |
0 |
0 |
T24 |
2872 |
2831 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
430391192 |
0 |
0 |
T1 |
379106 |
378838 |
0 |
0 |
T2 |
341161 |
340435 |
0 |
0 |
T4 |
110138 |
57572 |
0 |
0 |
T5 |
115684 |
66101 |
0 |
0 |
T6 |
90218 |
90164 |
0 |
0 |
T7 |
2094 |
2039 |
0 |
0 |
T16 |
7564 |
7509 |
0 |
0 |
T22 |
2042 |
1931 |
0 |
0 |
T23 |
1935 |
1909 |
0 |
0 |
T24 |
2872 |
2831 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405813822 |
403662017 |
0 |
0 |
T1 |
346650 |
346393 |
0 |
0 |
T2 |
321166 |
320190 |
0 |
0 |
T4 |
105729 |
55251 |
0 |
0 |
T5 |
111053 |
63454 |
0 |
0 |
T6 |
69328 |
69275 |
0 |
0 |
T7 |
2009 |
1957 |
0 |
0 |
T16 |
7261 |
7209 |
0 |
0 |
T22 |
1960 |
1853 |
0 |
0 |
T23 |
1858 |
1833 |
0 |
0 |
T24 |
2756 |
2718 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
405813822 |
403662017 |
0 |
0 |
T1 |
346650 |
346393 |
0 |
0 |
T2 |
321166 |
320190 |
0 |
0 |
T4 |
105729 |
55251 |
0 |
0 |
T5 |
111053 |
63454 |
0 |
0 |
T6 |
69328 |
69275 |
0 |
0 |
T7 |
2009 |
1957 |
0 |
0 |
T16 |
7261 |
7209 |
0 |
0 |
T22 |
1960 |
1853 |
0 |
0 |
T23 |
1858 |
1833 |
0 |
0 |
T24 |
2756 |
2718 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
202928178 |
202928178 |
0 |
0 |
T1 |
174163 |
174163 |
0 |
0 |
T2 |
160272 |
160272 |
0 |
0 |
T4 |
27631 |
27631 |
0 |
0 |
T5 |
31731 |
31731 |
0 |
0 |
T6 |
34638 |
34638 |
0 |
0 |
T7 |
1032 |
1032 |
0 |
0 |
T16 |
4048 |
4048 |
0 |
0 |
T22 |
927 |
927 |
0 |
0 |
T23 |
999 |
999 |
0 |
0 |
T24 |
1359 |
1359 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
202928178 |
202928178 |
0 |
0 |
T1 |
174163 |
174163 |
0 |
0 |
T2 |
160272 |
160272 |
0 |
0 |
T4 |
27631 |
27631 |
0 |
0 |
T5 |
31731 |
31731 |
0 |
0 |
T6 |
34638 |
34638 |
0 |
0 |
T7 |
1032 |
1032 |
0 |
0 |
T16 |
4048 |
4048 |
0 |
0 |
T22 |
927 |
927 |
0 |
0 |
T23 |
999 |
999 |
0 |
0 |
T24 |
1359 |
1359 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101463489 |
101463489 |
0 |
0 |
T1 |
87080 |
87080 |
0 |
0 |
T2 |
801358 |
801358 |
0 |
0 |
T4 |
13817 |
13817 |
0 |
0 |
T5 |
15866 |
15866 |
0 |
0 |
T6 |
17319 |
17319 |
0 |
0 |
T7 |
515 |
515 |
0 |
0 |
T16 |
2023 |
2023 |
0 |
0 |
T22 |
463 |
463 |
0 |
0 |
T23 |
499 |
499 |
0 |
0 |
T24 |
680 |
680 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101463489 |
101463489 |
0 |
0 |
T1 |
87080 |
87080 |
0 |
0 |
T2 |
801358 |
801358 |
0 |
0 |
T4 |
13817 |
13817 |
0 |
0 |
T5 |
15866 |
15866 |
0 |
0 |
T6 |
17319 |
17319 |
0 |
0 |
T7 |
515 |
515 |
0 |
0 |
T16 |
2023 |
2023 |
0 |
0 |
T22 |
463 |
463 |
0 |
0 |
T23 |
499 |
499 |
0 |
0 |
T24 |
680 |
680 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207772112 |
206682002 |
0 |
0 |
T1 |
184853 |
184725 |
0 |
0 |
T2 |
164911 |
164423 |
0 |
0 |
T4 |
52867 |
27626 |
0 |
0 |
T5 |
55529 |
31728 |
0 |
0 |
T6 |
40425 |
40399 |
0 |
0 |
T7 |
1005 |
979 |
0 |
0 |
T16 |
3631 |
3605 |
0 |
0 |
T22 |
980 |
926 |
0 |
0 |
T23 |
929 |
916 |
0 |
0 |
T24 |
1378 |
1359 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207772112 |
206682002 |
0 |
0 |
T1 |
184853 |
184725 |
0 |
0 |
T2 |
164911 |
164423 |
0 |
0 |
T4 |
52867 |
27626 |
0 |
0 |
T5 |
55529 |
31728 |
0 |
0 |
T6 |
40425 |
40399 |
0 |
0 |
T7 |
1005 |
979 |
0 |
0 |
T16 |
3631 |
3605 |
0 |
0 |
T22 |
980 |
926 |
0 |
0 |
T23 |
929 |
916 |
0 |
0 |
T24 |
1378 |
1359 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165692531 |
0 |
2409 |
T1 |
79420 |
79285 |
0 |
3 |
T2 |
867897 |
863169 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
26608 |
3052 |
0 |
3 |
T6 |
24359 |
24334 |
0 |
3 |
T7 |
1046 |
973 |
0 |
3 |
T16 |
1436 |
1410 |
0 |
3 |
T22 |
1614 |
1489 |
0 |
3 |
T23 |
1587 |
1493 |
0 |
3 |
T24 |
1407 |
1343 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165692531 |
0 |
2409 |
T1 |
79420 |
79285 |
0 |
3 |
T2 |
867897 |
863169 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
26608 |
3052 |
0 |
3 |
T6 |
24359 |
24334 |
0 |
3 |
T7 |
1046 |
973 |
0 |
3 |
T16 |
1436 |
1410 |
0 |
3 |
T22 |
1614 |
1489 |
0 |
3 |
T23 |
1587 |
1493 |
0 |
3 |
T24 |
1407 |
1343 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165692531 |
0 |
2409 |
T1 |
79420 |
79285 |
0 |
3 |
T2 |
867897 |
863169 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
26608 |
3052 |
0 |
3 |
T6 |
24359 |
24334 |
0 |
3 |
T7 |
1046 |
973 |
0 |
3 |
T16 |
1436 |
1410 |
0 |
3 |
T22 |
1614 |
1489 |
0 |
3 |
T23 |
1587 |
1493 |
0 |
3 |
T24 |
1407 |
1343 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165692531 |
0 |
2409 |
T1 |
79420 |
79285 |
0 |
3 |
T2 |
867897 |
863169 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
26608 |
3052 |
0 |
3 |
T6 |
24359 |
24334 |
0 |
3 |
T7 |
1046 |
973 |
0 |
3 |
T16 |
1436 |
1410 |
0 |
3 |
T22 |
1614 |
1489 |
0 |
3 |
T23 |
1587 |
1493 |
0 |
3 |
T24 |
1407 |
1343 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165692531 |
0 |
2409 |
T1 |
79420 |
79285 |
0 |
3 |
T2 |
867897 |
863169 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
26608 |
3052 |
0 |
3 |
T6 |
24359 |
24334 |
0 |
3 |
T7 |
1046 |
973 |
0 |
3 |
T16 |
1436 |
1410 |
0 |
3 |
T22 |
1614 |
1489 |
0 |
3 |
T23 |
1587 |
1493 |
0 |
3 |
T24 |
1407 |
1343 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165692531 |
0 |
2409 |
T1 |
79420 |
79285 |
0 |
3 |
T2 |
867897 |
863169 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
26608 |
3052 |
0 |
3 |
T6 |
24359 |
24334 |
0 |
3 |
T7 |
1046 |
973 |
0 |
3 |
T16 |
1436 |
1410 |
0 |
3 |
T22 |
1614 |
1489 |
0 |
3 |
T23 |
1587 |
1493 |
0 |
3 |
T24 |
1407 |
1343 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168296542 |
165699522 |
0 |
0 |
T1 |
79420 |
79294 |
0 |
0 |
T2 |
867897 |
863187 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
26608 |
3106 |
0 |
0 |
T6 |
24359 |
24337 |
0 |
0 |
T7 |
1046 |
976 |
0 |
0 |
T16 |
1436 |
1413 |
0 |
0 |
T22 |
1614 |
1492 |
0 |
0 |
T23 |
1587 |
1496 |
0 |
0 |
T24 |
1407 |
1346 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428094185 |
0 |
2409 |
T1 |
379106 |
378458 |
0 |
3 |
T2 |
341161 |
339866 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
115684 |
13447 |
0 |
3 |
T6 |
90218 |
90132 |
0 |
3 |
T7 |
2094 |
1950 |
0 |
3 |
T16 |
7564 |
7435 |
0 |
3 |
T22 |
2042 |
1885 |
0 |
3 |
T23 |
1935 |
1821 |
0 |
3 |
T24 |
2872 |
2743 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
33425 |
0 |
0 |
T1 |
379106 |
44 |
0 |
0 |
T2 |
341161 |
242 |
0 |
0 |
T4 |
110138 |
18 |
0 |
0 |
T5 |
115684 |
18 |
0 |
0 |
T6 |
90218 |
1 |
0 |
0 |
T7 |
2094 |
3 |
0 |
0 |
T16 |
7564 |
8 |
0 |
0 |
T22 |
2042 |
10 |
0 |
0 |
T23 |
1935 |
11 |
0 |
0 |
T24 |
2872 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428094185 |
0 |
2409 |
T1 |
379106 |
378458 |
0 |
3 |
T2 |
341161 |
339866 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
115684 |
13447 |
0 |
3 |
T6 |
90218 |
90132 |
0 |
3 |
T7 |
2094 |
1950 |
0 |
3 |
T16 |
7564 |
7435 |
0 |
3 |
T22 |
2042 |
1885 |
0 |
3 |
T23 |
1935 |
1821 |
0 |
3 |
T24 |
2872 |
2743 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
33467 |
0 |
0 |
T1 |
379106 |
29 |
0 |
0 |
T2 |
341161 |
227 |
0 |
0 |
T4 |
110138 |
18 |
0 |
0 |
T5 |
115684 |
18 |
0 |
0 |
T6 |
90218 |
1 |
0 |
0 |
T7 |
2094 |
1 |
0 |
0 |
T16 |
7564 |
5 |
0 |
0 |
T22 |
2042 |
5 |
0 |
0 |
T23 |
1935 |
8 |
0 |
0 |
T24 |
2872 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428094185 |
0 |
2409 |
T1 |
379106 |
378458 |
0 |
3 |
T2 |
341161 |
339866 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
115684 |
13447 |
0 |
3 |
T6 |
90218 |
90132 |
0 |
3 |
T7 |
2094 |
1950 |
0 |
3 |
T16 |
7564 |
7435 |
0 |
3 |
T22 |
2042 |
1885 |
0 |
3 |
T23 |
1935 |
1821 |
0 |
3 |
T24 |
2872 |
2743 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
33374 |
0 |
0 |
T1 |
379106 |
42 |
0 |
0 |
T2 |
341161 |
233 |
0 |
0 |
T4 |
110138 |
18 |
0 |
0 |
T5 |
115684 |
18 |
0 |
0 |
T6 |
90218 |
1 |
0 |
0 |
T7 |
2094 |
3 |
0 |
0 |
T16 |
7564 |
8 |
0 |
0 |
T22 |
2042 |
5 |
0 |
0 |
T23 |
1935 |
10 |
0 |
0 |
T24 |
2872 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428094185 |
0 |
2409 |
T1 |
379106 |
378458 |
0 |
3 |
T2 |
341161 |
339866 |
0 |
3 |
T4 |
110138 |
7901 |
0 |
3 |
T5 |
115684 |
13447 |
0 |
3 |
T6 |
90218 |
90132 |
0 |
3 |
T7 |
2094 |
1950 |
0 |
3 |
T16 |
7564 |
7435 |
0 |
3 |
T22 |
2042 |
1885 |
0 |
3 |
T23 |
1935 |
1821 |
0 |
3 |
T24 |
2872 |
2743 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
32974 |
0 |
0 |
T1 |
379106 |
40 |
0 |
0 |
T2 |
341161 |
234 |
0 |
0 |
T4 |
110138 |
18 |
0 |
0 |
T5 |
115684 |
18 |
0 |
0 |
T6 |
90218 |
1 |
0 |
0 |
T7 |
2094 |
3 |
0 |
0 |
T16 |
7564 |
8 |
0 |
0 |
T22 |
2042 |
10 |
0 |
0 |
T23 |
1935 |
11 |
0 |
0 |
T24 |
2872 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
432665647 |
428101074 |
0 |
0 |
T1 |
379106 |
378467 |
0 |
0 |
T2 |
341161 |
339868 |
0 |
0 |
T4 |
110138 |
7972 |
0 |
0 |
T5 |
115684 |
13501 |
0 |
0 |
T6 |
90218 |
90135 |
0 |
0 |
T7 |
2094 |
1953 |
0 |
0 |
T16 |
7564 |
7438 |
0 |
0 |
T22 |
2042 |
1888 |
0 |
0 |
T23 |
1935 |
1824 |
0 |
0 |
T24 |
2872 |
2746 |
0 |
0 |