Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T3 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2974299 |
2969600 |
0 |
0 |
T2 |
10932731 |
10912549 |
0 |
0 |
T3 |
13756630 |
13739870 |
0 |
0 |
T4 |
85977 |
81943 |
0 |
0 |
T15 |
125765 |
123818 |
0 |
0 |
T16 |
480949 |
363505 |
0 |
0 |
T17 |
103676 |
102547 |
0 |
0 |
T18 |
35113 |
30150 |
0 |
0 |
T19 |
887909 |
599067 |
0 |
0 |
T20 |
1838299 |
427299 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
993981066 |
978683682 |
0 |
14490 |
T1 |
673584 |
672414 |
0 |
18 |
T2 |
2853102 |
2846628 |
0 |
18 |
T3 |
2148072 |
2144484 |
0 |
18 |
T4 |
13158 |
12450 |
0 |
18 |
T15 |
11952 |
11724 |
0 |
18 |
T16 |
46482 |
32814 |
0 |
18 |
T17 |
6558 |
6456 |
0 |
18 |
T18 |
7968 |
6720 |
0 |
18 |
T19 |
24882 |
15192 |
0 |
18 |
T20 |
285486 |
44274 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
798559 |
797173 |
0 |
21 |
T2 |
1880420 |
1876133 |
0 |
21 |
T3 |
4295580 |
4290272 |
0 |
21 |
T4 |
27039 |
25597 |
0 |
21 |
T15 |
43520 |
42734 |
0 |
21 |
T16 |
169203 |
121191 |
0 |
21 |
T17 |
38360 |
37829 |
0 |
21 |
T18 |
9441 |
7963 |
0 |
21 |
T19 |
351181 |
215371 |
0 |
21 |
T20 |
586824 |
91216 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196575 |
0 |
0 |
T1 |
462932 |
4 |
0 |
0 |
T2 |
1880420 |
3793 |
0 |
0 |
T3 |
4295580 |
2100 |
0 |
0 |
T4 |
18268 |
12 |
0 |
0 |
T10 |
0 |
605 |
0 |
0 |
T11 |
0 |
533 |
0 |
0 |
T14 |
0 |
171 |
0 |
0 |
T15 |
43520 |
183 |
0 |
0 |
T16 |
169203 |
12 |
0 |
0 |
T17 |
38360 |
12 |
0 |
0 |
T18 |
9441 |
6 |
0 |
0 |
T19 |
351181 |
24 |
0 |
0 |
T20 |
586824 |
56 |
0 |
0 |
T25 |
8000 |
115 |
0 |
0 |
T26 |
5520 |
0 |
0 |
0 |
T87 |
0 |
125 |
0 |
0 |
T88 |
0 |
68 |
0 |
0 |
T89 |
0 |
209 |
0 |
0 |
T90 |
0 |
40 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1502156 |
1499974 |
0 |
0 |
T2 |
6199209 |
6189764 |
0 |
0 |
T3 |
7312978 |
7305066 |
0 |
0 |
T4 |
45780 |
43857 |
0 |
0 |
T15 |
70293 |
69321 |
0 |
0 |
T16 |
265264 |
207511 |
0 |
0 |
T17 |
58758 |
58223 |
0 |
0 |
T18 |
17704 |
15428 |
0 |
0 |
T19 |
511846 |
368270 |
0 |
0 |
T20 |
965989 |
291263 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461800809 |
457499449 |
0 |
0 |
T1 |
111099 |
110910 |
0 |
0 |
T2 |
176718 |
176313 |
0 |
0 |
T3 |
685832 |
684668 |
0 |
0 |
T4 |
4385 |
4154 |
0 |
0 |
T15 |
7652 |
7517 |
0 |
0 |
T16 |
29749 |
21478 |
0 |
0 |
T17 |
7002 |
6908 |
0 |
0 |
T18 |
1313 |
1110 |
0 |
0 |
T19 |
66363 |
40721 |
0 |
0 |
T20 |
95158 |
14840 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461800809 |
457492258 |
0 |
2415 |
T1 |
111099 |
110907 |
0 |
3 |
T2 |
176718 |
176313 |
0 |
3 |
T3 |
685832 |
684664 |
0 |
3 |
T4 |
4385 |
4151 |
0 |
3 |
T15 |
7652 |
7514 |
0 |
3 |
T16 |
29749 |
21325 |
0 |
3 |
T17 |
7002 |
6905 |
0 |
3 |
T18 |
1313 |
1107 |
0 |
3 |
T19 |
66363 |
40703 |
0 |
3 |
T20 |
95158 |
14798 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461800809 |
28009 |
0 |
0 |
T2 |
176718 |
495 |
0 |
0 |
T3 |
685832 |
368 |
0 |
0 |
T10 |
0 |
249 |
0 |
0 |
T11 |
0 |
217 |
0 |
0 |
T15 |
7652 |
33 |
0 |
0 |
T16 |
29749 |
0 |
0 |
0 |
T17 |
7002 |
0 |
0 |
0 |
T18 |
1313 |
0 |
0 |
0 |
T19 |
66363 |
0 |
0 |
0 |
T20 |
95158 |
0 |
0 |
0 |
T25 |
2888 |
55 |
0 |
0 |
T26 |
1802 |
0 |
0 |
0 |
T87 |
0 |
58 |
0 |
0 |
T88 |
0 |
32 |
0 |
0 |
T89 |
0 |
121 |
0 |
0 |
T90 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163113947 |
0 |
2415 |
T1 |
112264 |
112069 |
0 |
3 |
T2 |
475517 |
474438 |
0 |
3 |
T3 |
358012 |
357414 |
0 |
3 |
T4 |
2193 |
2075 |
0 |
3 |
T15 |
1992 |
1954 |
0 |
3 |
T16 |
7747 |
5469 |
0 |
3 |
T17 |
1093 |
1076 |
0 |
3 |
T18 |
1328 |
1120 |
0 |
3 |
T19 |
4147 |
2532 |
0 |
3 |
T20 |
47581 |
7379 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
17583 |
0 |
0 |
T2 |
475517 |
289 |
0 |
0 |
T3 |
358012 |
244 |
0 |
0 |
T10 |
0 |
165 |
0 |
0 |
T11 |
0 |
157 |
0 |
0 |
T14 |
0 |
171 |
0 |
0 |
T15 |
1992 |
53 |
0 |
0 |
T16 |
7747 |
0 |
0 |
0 |
T17 |
1093 |
0 |
0 |
0 |
T18 |
1328 |
0 |
0 |
0 |
T19 |
4147 |
0 |
0 |
0 |
T20 |
47581 |
0 |
0 |
0 |
T25 |
2556 |
0 |
0 |
0 |
T26 |
1859 |
0 |
0 |
0 |
T87 |
0 |
34 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
45 |
0 |
0 |
T90 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T2,T3,T15 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T15 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163113947 |
0 |
2415 |
T1 |
112264 |
112069 |
0 |
3 |
T2 |
475517 |
474438 |
0 |
3 |
T3 |
358012 |
357414 |
0 |
3 |
T4 |
2193 |
2075 |
0 |
3 |
T15 |
1992 |
1954 |
0 |
3 |
T16 |
7747 |
5469 |
0 |
3 |
T17 |
1093 |
1076 |
0 |
3 |
T18 |
1328 |
1120 |
0 |
3 |
T19 |
4147 |
2532 |
0 |
3 |
T20 |
47581 |
7379 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
19775 |
0 |
0 |
T2 |
475517 |
412 |
0 |
0 |
T3 |
358012 |
257 |
0 |
0 |
T10 |
0 |
191 |
0 |
0 |
T11 |
0 |
159 |
0 |
0 |
T15 |
1992 |
51 |
0 |
0 |
T16 |
7747 |
0 |
0 |
0 |
T17 |
1093 |
0 |
0 |
0 |
T18 |
1328 |
0 |
0 |
0 |
T19 |
4147 |
0 |
0 |
0 |
T20 |
47581 |
0 |
0 |
0 |
T25 |
2556 |
60 |
0 |
0 |
T26 |
1859 |
0 |
0 |
0 |
T87 |
0 |
33 |
0 |
0 |
T88 |
0 |
34 |
0 |
0 |
T89 |
0 |
43 |
0 |
0 |
T90 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
490229166 |
0 |
0 |
T1 |
115733 |
115635 |
0 |
0 |
T2 |
188167 |
187978 |
0 |
0 |
T3 |
723431 |
723057 |
0 |
0 |
T4 |
4567 |
4455 |
0 |
0 |
T15 |
7971 |
7888 |
0 |
0 |
T16 |
30990 |
26656 |
0 |
0 |
T17 |
7293 |
7267 |
0 |
0 |
T18 |
1368 |
1285 |
0 |
0 |
T19 |
69131 |
58005 |
0 |
0 |
T20 |
99126 |
58514 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
490229166 |
0 |
0 |
T1 |
115733 |
115635 |
0 |
0 |
T2 |
188167 |
187978 |
0 |
0 |
T3 |
723431 |
723057 |
0 |
0 |
T4 |
4567 |
4455 |
0 |
0 |
T15 |
7971 |
7888 |
0 |
0 |
T16 |
30990 |
26656 |
0 |
0 |
T17 |
7293 |
7267 |
0 |
0 |
T18 |
1368 |
1285 |
0 |
0 |
T19 |
69131 |
58005 |
0 |
0 |
T20 |
99126 |
58514 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461800809 |
459673169 |
0 |
0 |
T1 |
111099 |
111006 |
0 |
0 |
T2 |
176718 |
176545 |
0 |
0 |
T3 |
685832 |
685137 |
0 |
0 |
T4 |
4385 |
4278 |
0 |
0 |
T15 |
7652 |
7572 |
0 |
0 |
T16 |
29749 |
25581 |
0 |
0 |
T17 |
7002 |
6977 |
0 |
0 |
T18 |
1313 |
1234 |
0 |
0 |
T19 |
66363 |
55683 |
0 |
0 |
T20 |
95158 |
56173 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461800809 |
459673169 |
0 |
0 |
T1 |
111099 |
111006 |
0 |
0 |
T2 |
176718 |
176545 |
0 |
0 |
T3 |
685832 |
685137 |
0 |
0 |
T4 |
4385 |
4278 |
0 |
0 |
T15 |
7652 |
7572 |
0 |
0 |
T16 |
29749 |
25581 |
0 |
0 |
T17 |
7002 |
6977 |
0 |
0 |
T18 |
1313 |
1234 |
0 |
0 |
T19 |
66363 |
55683 |
0 |
0 |
T20 |
95158 |
56173 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
230131982 |
230131982 |
0 |
0 |
T1 |
55503 |
55503 |
0 |
0 |
T2 |
883367 |
883367 |
0 |
0 |
T3 |
342920 |
342920 |
0 |
0 |
T4 |
2139 |
2139 |
0 |
0 |
T15 |
4675 |
4675 |
0 |
0 |
T16 |
12804 |
12804 |
0 |
0 |
T17 |
3489 |
3489 |
0 |
0 |
T18 |
617 |
617 |
0 |
0 |
T19 |
27842 |
27842 |
0 |
0 |
T20 |
28088 |
28088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
230131982 |
230131982 |
0 |
0 |
T1 |
55503 |
55503 |
0 |
0 |
T2 |
883367 |
883367 |
0 |
0 |
T3 |
342920 |
342920 |
0 |
0 |
T4 |
2139 |
2139 |
0 |
0 |
T15 |
4675 |
4675 |
0 |
0 |
T16 |
12804 |
12804 |
0 |
0 |
T17 |
3489 |
3489 |
0 |
0 |
T18 |
617 |
617 |
0 |
0 |
T19 |
27842 |
27842 |
0 |
0 |
T20 |
28088 |
28088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115065346 |
115065346 |
0 |
0 |
T1 |
27752 |
27752 |
0 |
0 |
T2 |
441683 |
441683 |
0 |
0 |
T3 |
171459 |
171459 |
0 |
0 |
T4 |
1070 |
1070 |
0 |
0 |
T15 |
2334 |
2334 |
0 |
0 |
T16 |
6404 |
6404 |
0 |
0 |
T17 |
1744 |
1744 |
0 |
0 |
T18 |
309 |
309 |
0 |
0 |
T19 |
13921 |
13921 |
0 |
0 |
T20 |
14046 |
14046 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115065346 |
115065346 |
0 |
0 |
T1 |
27752 |
27752 |
0 |
0 |
T2 |
441683 |
441683 |
0 |
0 |
T3 |
171459 |
171459 |
0 |
0 |
T4 |
1070 |
1070 |
0 |
0 |
T15 |
2334 |
2334 |
0 |
0 |
T16 |
6404 |
6404 |
0 |
0 |
T17 |
1744 |
1744 |
0 |
0 |
T18 |
309 |
309 |
0 |
0 |
T19 |
13921 |
13921 |
0 |
0 |
T20 |
14046 |
14046 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
236463845 |
235383284 |
0 |
0 |
T1 |
55553 |
55506 |
0 |
0 |
T2 |
903504 |
902601 |
0 |
0 |
T3 |
347540 |
347193 |
0 |
0 |
T4 |
2193 |
2139 |
0 |
0 |
T15 |
3825 |
3786 |
0 |
0 |
T16 |
14875 |
12794 |
0 |
0 |
T17 |
3500 |
3488 |
0 |
0 |
T18 |
657 |
617 |
0 |
0 |
T19 |
33183 |
27843 |
0 |
0 |
T20 |
47581 |
28088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
236463845 |
235383284 |
0 |
0 |
T1 |
55553 |
55506 |
0 |
0 |
T2 |
903504 |
902601 |
0 |
0 |
T3 |
347540 |
347193 |
0 |
0 |
T4 |
2193 |
2139 |
0 |
0 |
T15 |
3825 |
3786 |
0 |
0 |
T16 |
14875 |
12794 |
0 |
0 |
T17 |
3500 |
3488 |
0 |
0 |
T18 |
657 |
617 |
0 |
0 |
T19 |
33183 |
27843 |
0 |
0 |
T20 |
47581 |
28088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163113947 |
0 |
2415 |
T1 |
112264 |
112069 |
0 |
3 |
T2 |
475517 |
474438 |
0 |
3 |
T3 |
358012 |
357414 |
0 |
3 |
T4 |
2193 |
2075 |
0 |
3 |
T15 |
1992 |
1954 |
0 |
3 |
T16 |
7747 |
5469 |
0 |
3 |
T17 |
1093 |
1076 |
0 |
3 |
T18 |
1328 |
1120 |
0 |
3 |
T19 |
4147 |
2532 |
0 |
3 |
T20 |
47581 |
7379 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163113947 |
0 |
2415 |
T1 |
112264 |
112069 |
0 |
3 |
T2 |
475517 |
474438 |
0 |
3 |
T3 |
358012 |
357414 |
0 |
3 |
T4 |
2193 |
2075 |
0 |
3 |
T15 |
1992 |
1954 |
0 |
3 |
T16 |
7747 |
5469 |
0 |
3 |
T17 |
1093 |
1076 |
0 |
3 |
T18 |
1328 |
1120 |
0 |
3 |
T19 |
4147 |
2532 |
0 |
3 |
T20 |
47581 |
7379 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163113947 |
0 |
2415 |
T1 |
112264 |
112069 |
0 |
3 |
T2 |
475517 |
474438 |
0 |
3 |
T3 |
358012 |
357414 |
0 |
3 |
T4 |
2193 |
2075 |
0 |
3 |
T15 |
1992 |
1954 |
0 |
3 |
T16 |
7747 |
5469 |
0 |
3 |
T17 |
1093 |
1076 |
0 |
3 |
T18 |
1328 |
1120 |
0 |
3 |
T19 |
4147 |
2532 |
0 |
3 |
T20 |
47581 |
7379 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163113947 |
0 |
2415 |
T1 |
112264 |
112069 |
0 |
3 |
T2 |
475517 |
474438 |
0 |
3 |
T3 |
358012 |
357414 |
0 |
3 |
T4 |
2193 |
2075 |
0 |
3 |
T15 |
1992 |
1954 |
0 |
3 |
T16 |
7747 |
5469 |
0 |
3 |
T17 |
1093 |
1076 |
0 |
3 |
T18 |
1328 |
1120 |
0 |
3 |
T19 |
4147 |
2532 |
0 |
3 |
T20 |
47581 |
7379 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163113947 |
0 |
2415 |
T1 |
112264 |
112069 |
0 |
3 |
T2 |
475517 |
474438 |
0 |
3 |
T3 |
358012 |
357414 |
0 |
3 |
T4 |
2193 |
2075 |
0 |
3 |
T15 |
1992 |
1954 |
0 |
3 |
T16 |
7747 |
5469 |
0 |
3 |
T17 |
1093 |
1076 |
0 |
3 |
T18 |
1328 |
1120 |
0 |
3 |
T19 |
4147 |
2532 |
0 |
3 |
T20 |
47581 |
7379 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163113947 |
0 |
2415 |
T1 |
112264 |
112069 |
0 |
3 |
T2 |
475517 |
474438 |
0 |
3 |
T3 |
358012 |
357414 |
0 |
3 |
T4 |
2193 |
2075 |
0 |
3 |
T15 |
1992 |
1954 |
0 |
3 |
T16 |
7747 |
5469 |
0 |
3 |
T17 |
1093 |
1076 |
0 |
3 |
T18 |
1328 |
1120 |
0 |
3 |
T19 |
4147 |
2532 |
0 |
3 |
T20 |
47581 |
7379 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165663511 |
163121290 |
0 |
0 |
T1 |
112264 |
112072 |
0 |
0 |
T2 |
475517 |
474441 |
0 |
0 |
T3 |
358012 |
357418 |
0 |
0 |
T4 |
2193 |
2078 |
0 |
0 |
T15 |
1992 |
1957 |
0 |
0 |
T16 |
7747 |
5622 |
0 |
0 |
T17 |
1093 |
1079 |
0 |
0 |
T18 |
1328 |
1123 |
0 |
0 |
T19 |
4147 |
2550 |
0 |
0 |
T20 |
47581 |
7421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487929514 |
0 |
2415 |
T1 |
115733 |
115532 |
0 |
3 |
T2 |
188167 |
187736 |
0 |
3 |
T3 |
723431 |
722695 |
0 |
3 |
T4 |
4567 |
4324 |
0 |
3 |
T15 |
7971 |
7828 |
0 |
3 |
T16 |
30990 |
22232 |
0 |
3 |
T17 |
7293 |
7193 |
0 |
3 |
T18 |
1368 |
1154 |
0 |
3 |
T19 |
69131 |
42401 |
0 |
3 |
T20 |
99126 |
15415 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
32973 |
0 |
0 |
T1 |
115733 |
1 |
0 |
0 |
T2 |
188167 |
628 |
0 |
0 |
T3 |
723431 |
303 |
0 |
0 |
T4 |
4567 |
3 |
0 |
0 |
T15 |
7971 |
15 |
0 |
0 |
T16 |
30990 |
3 |
0 |
0 |
T17 |
7293 |
3 |
0 |
0 |
T18 |
1368 |
1 |
0 |
0 |
T19 |
69131 |
6 |
0 |
0 |
T20 |
99126 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487929514 |
0 |
2415 |
T1 |
115733 |
115532 |
0 |
3 |
T2 |
188167 |
187736 |
0 |
3 |
T3 |
723431 |
722695 |
0 |
3 |
T4 |
4567 |
4324 |
0 |
3 |
T15 |
7971 |
7828 |
0 |
3 |
T16 |
30990 |
22232 |
0 |
3 |
T17 |
7293 |
7193 |
0 |
3 |
T18 |
1368 |
1154 |
0 |
3 |
T19 |
69131 |
42401 |
0 |
3 |
T20 |
99126 |
15415 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
32656 |
0 |
0 |
T1 |
115733 |
1 |
0 |
0 |
T2 |
188167 |
679 |
0 |
0 |
T3 |
723431 |
311 |
0 |
0 |
T4 |
4567 |
3 |
0 |
0 |
T15 |
7971 |
11 |
0 |
0 |
T16 |
30990 |
3 |
0 |
0 |
T17 |
7293 |
3 |
0 |
0 |
T18 |
1368 |
1 |
0 |
0 |
T19 |
69131 |
6 |
0 |
0 |
T20 |
99126 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487929514 |
0 |
2415 |
T1 |
115733 |
115532 |
0 |
3 |
T2 |
188167 |
187736 |
0 |
3 |
T3 |
723431 |
722695 |
0 |
3 |
T4 |
4567 |
4324 |
0 |
3 |
T15 |
7971 |
7828 |
0 |
3 |
T16 |
30990 |
22232 |
0 |
3 |
T17 |
7293 |
7193 |
0 |
3 |
T18 |
1368 |
1154 |
0 |
3 |
T19 |
69131 |
42401 |
0 |
3 |
T20 |
99126 |
15415 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
32711 |
0 |
0 |
T1 |
115733 |
1 |
0 |
0 |
T2 |
188167 |
623 |
0 |
0 |
T3 |
723431 |
316 |
0 |
0 |
T4 |
4567 |
3 |
0 |
0 |
T15 |
7971 |
11 |
0 |
0 |
T16 |
30990 |
3 |
0 |
0 |
T17 |
7293 |
3 |
0 |
0 |
T18 |
1368 |
1 |
0 |
0 |
T19 |
69131 |
6 |
0 |
0 |
T20 |
99126 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487929514 |
0 |
2415 |
T1 |
115733 |
115532 |
0 |
3 |
T2 |
188167 |
187736 |
0 |
3 |
T3 |
723431 |
722695 |
0 |
3 |
T4 |
4567 |
4324 |
0 |
3 |
T15 |
7971 |
7828 |
0 |
3 |
T16 |
30990 |
22232 |
0 |
3 |
T17 |
7293 |
7193 |
0 |
3 |
T18 |
1368 |
1154 |
0 |
3 |
T19 |
69131 |
42401 |
0 |
3 |
T20 |
99126 |
15415 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
32868 |
0 |
0 |
T1 |
115733 |
1 |
0 |
0 |
T2 |
188167 |
667 |
0 |
0 |
T3 |
723431 |
301 |
0 |
0 |
T4 |
4567 |
3 |
0 |
0 |
T15 |
7971 |
9 |
0 |
0 |
T16 |
30990 |
3 |
0 |
0 |
T17 |
7293 |
3 |
0 |
0 |
T18 |
1368 |
3 |
0 |
0 |
T19 |
69131 |
6 |
0 |
0 |
T20 |
99126 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
492476232 |
487936793 |
0 |
0 |
T1 |
115733 |
115535 |
0 |
0 |
T2 |
188167 |
187736 |
0 |
0 |
T3 |
723431 |
722698 |
0 |
0 |
T4 |
4567 |
4327 |
0 |
0 |
T15 |
7971 |
7831 |
0 |
0 |
T16 |
30990 |
22385 |
0 |
0 |
T17 |
7293 |
7196 |
0 |
0 |
T18 |
1368 |
1157 |
0 |
0 |
T19 |
69131 |
42419 |
0 |
0 |
T20 |
99126 |
15457 |
0 |
0 |