Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T24
10CoveredT6,T24,T26
11CoveredT6,T24,T26

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 459400469 4943 0 0
g_div2.Div2Whole_A 459400469 5739 0 0
g_div4.Div4Stepped_A 228849509 4864 0 0
g_div4.Div4Whole_A 228849509 5443 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 459400469 4943 0 0
T1 481426 49 0 0
T2 180998 0 0 0
T3 0 20 0 0
T6 5122 7 0 0
T17 1442 0 0 0
T18 6243 7 0 0
T20 0 1 0 0
T21 0 1 0 0
T24 2163 1 0 0
T25 1356 0 0 0
T26 4649 8 0 0
T27 4144 1 0 0
T28 11096 8 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 459400469 5739 0 0
T1 481426 53 0 0
T2 180998 0 0 0
T3 0 26 0 0
T6 5122 10 0 0
T17 1442 0 0 0
T18 6243 8 0 0
T20 0 1 0 0
T21 0 1 0 0
T24 2163 6 0 0
T25 1356 0 0 0
T26 4649 8 0 0
T27 4144 2 0 0
T28 11096 8 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 228849509 4864 0 0
T1 240848 48 0 0
T2 90487 0 0 0
T3 0 17 0 0
T6 2606 7 0 0
T17 702 0 0 0
T18 3493 7 0 0
T20 0 1 0 0
T21 0 1 0 0
T24 1071 0 0 0
T25 618 0 0 0
T26 2715 8 0 0
T27 2093 1 0 0
T28 6659 8 0 0
T103 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 228849509 5443 0 0
T1 240848 53 0 0
T2 90487 0 0 0
T3 0 18 0 0
T6 2606 9 0 0
T17 702 0 0 0
T18 3493 8 0 0
T20 0 1 0 0
T21 0 1 0 0
T24 1071 5 0 0
T25 618 0 0 0
T26 2715 8 0 0
T27 2093 2 0 0
T28 6659 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T24
10CoveredT6,T24,T26
11CoveredT6,T24,T26

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 459400469 4943 0 0
g_div2.Div2Whole_A 459400469 5739 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 459400469 4943 0 0
T1 481426 49 0 0
T2 180998 0 0 0
T3 0 20 0 0
T6 5122 7 0 0
T17 1442 0 0 0
T18 6243 7 0 0
T20 0 1 0 0
T21 0 1 0 0
T24 2163 1 0 0
T25 1356 0 0 0
T26 4649 8 0 0
T27 4144 1 0 0
T28 11096 8 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 459400469 5739 0 0
T1 481426 53 0 0
T2 180998 0 0 0
T3 0 26 0 0
T6 5122 10 0 0
T17 1442 0 0 0
T18 6243 8 0 0
T20 0 1 0 0
T21 0 1 0 0
T24 2163 6 0 0
T25 1356 0 0 0
T26 4649 8 0 0
T27 4144 2 0 0
T28 11096 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T24
10CoveredT6,T24,T26
11CoveredT6,T24,T26

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 228849509 4864 0 0
g_div4.Div4Whole_A 228849509 5443 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 228849509 4864 0 0
T1 240848 48 0 0
T2 90487 0 0 0
T3 0 17 0 0
T6 2606 7 0 0
T17 702 0 0 0
T18 3493 7 0 0
T20 0 1 0 0
T21 0 1 0 0
T24 1071 0 0 0
T25 618 0 0 0
T26 2715 8 0 0
T27 2093 1 0 0
T28 6659 8 0 0
T103 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 228849509 5443 0 0
T1 240848 53 0 0
T2 90487 0 0 0
T3 0 18 0 0
T6 2606 9 0 0
T17 702 0 0 0
T18 3493 8 0 0
T20 0 1 0 0
T21 0 1 0 0
T24 1071 5 0 0
T25 618 0 0 0
T26 2715 8 0 0
T27 2093 2 0 0
T28 6659 8 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%