Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T14 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
10182301 |
10160570 |
0 |
0 |
T2 |
17154904 |
17136632 |
0 |
0 |
T4 |
2333805 |
536929 |
0 |
0 |
T5 |
496578 |
372775 |
0 |
0 |
T6 |
131486 |
128782 |
0 |
0 |
T14 |
44594 |
41654 |
0 |
0 |
T15 |
68996 |
65865 |
0 |
0 |
T16 |
38233 |
35369 |
0 |
0 |
T17 |
4757535 |
4754957 |
0 |
0 |
T18 |
256664 |
255634 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
933025914 |
916174746 |
0 |
14490 |
T1 |
1627602 |
1623690 |
0 |
18 |
T2 |
3959346 |
3954852 |
0 |
18 |
T4 |
362718 |
56586 |
0 |
18 |
T5 |
48006 |
33642 |
0 |
18 |
T6 |
7842 |
7638 |
0 |
18 |
T14 |
10392 |
9654 |
0 |
18 |
T15 |
15816 |
15042 |
0 |
18 |
T16 |
6300 |
5790 |
0 |
18 |
T17 |
1128282 |
1127616 |
0 |
18 |
T18 |
9300 |
9240 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
3165500 |
3157720 |
0 |
21 |
T2 |
4564188 |
4558821 |
0 |
21 |
T4 |
745566 |
116587 |
0 |
21 |
T5 |
174751 |
124315 |
0 |
21 |
T6 |
48964 |
47756 |
0 |
21 |
T14 |
11787 |
10901 |
0 |
21 |
T15 |
18347 |
17449 |
0 |
21 |
T16 |
11792 |
10769 |
0 |
21 |
T17 |
1249300 |
1248508 |
0 |
21 |
T18 |
99264 |
98748 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
187766 |
0 |
0 |
T1 |
3165500 |
477 |
0 |
0 |
T2 |
4564188 |
171 |
0 |
0 |
T4 |
745566 |
72 |
0 |
0 |
T5 |
128024 |
12 |
0 |
0 |
T6 |
48964 |
12 |
0 |
0 |
T14 |
11787 |
49 |
0 |
0 |
T15 |
18347 |
207 |
0 |
0 |
T16 |
11792 |
48 |
0 |
0 |
T17 |
1249300 |
4 |
0 |
0 |
T18 |
99264 |
20 |
0 |
0 |
T19 |
298153 |
51 |
0 |
0 |
T24 |
0 |
99 |
0 |
0 |
T25 |
0 |
54 |
0 |
0 |
T78 |
0 |
187 |
0 |
0 |
T80 |
0 |
163 |
0 |
0 |
T82 |
0 |
19 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T111 |
0 |
4 |
0 |
0 |
T112 |
0 |
86 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5389199 |
5378848 |
0 |
0 |
T2 |
8631370 |
8622803 |
0 |
0 |
T4 |
1225521 |
363054 |
0 |
0 |
T5 |
273821 |
212829 |
0 |
0 |
T6 |
74680 |
73349 |
0 |
0 |
T14 |
22415 |
21060 |
0 |
0 |
T15 |
34833 |
33335 |
0 |
0 |
T16 |
20141 |
18771 |
0 |
0 |
T17 |
2379953 |
2378794 |
0 |
0 |
T18 |
148100 |
147607 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
377330785 |
372820110 |
0 |
0 |
T1 |
456562 |
455330 |
0 |
0 |
T2 |
590774 |
590037 |
0 |
0 |
T4 |
120900 |
18967 |
0 |
0 |
T5 |
30725 |
22022 |
0 |
0 |
T6 |
8970 |
8753 |
0 |
0 |
T14 |
1619 |
1498 |
0 |
0 |
T15 |
2531 |
2410 |
0 |
0 |
T16 |
1740 |
1578 |
0 |
0 |
T17 |
145778 |
145671 |
0 |
0 |
T18 |
18612 |
18519 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
377330785 |
372813192 |
0 |
2415 |
T1 |
456562 |
455306 |
0 |
3 |
T2 |
590774 |
590025 |
0 |
3 |
T4 |
120900 |
18913 |
0 |
3 |
T5 |
30725 |
21869 |
0 |
3 |
T6 |
8970 |
8750 |
0 |
3 |
T14 |
1619 |
1495 |
0 |
3 |
T15 |
2531 |
2407 |
0 |
3 |
T16 |
1740 |
1575 |
0 |
3 |
T17 |
145778 |
145668 |
0 |
3 |
T18 |
18612 |
18516 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
377330785 |
26403 |
0 |
0 |
T1 |
456562 |
76 |
0 |
0 |
T2 |
590774 |
44 |
0 |
0 |
T4 |
120900 |
0 |
0 |
0 |
T6 |
8970 |
0 |
0 |
0 |
T14 |
1619 |
0 |
0 |
0 |
T15 |
2531 |
62 |
0 |
0 |
T16 |
1740 |
0 |
0 |
0 |
T17 |
145778 |
0 |
0 |
0 |
T18 |
18612 |
0 |
0 |
0 |
T19 |
193009 |
19 |
0 |
0 |
T24 |
0 |
41 |
0 |
0 |
T25 |
0 |
29 |
0 |
0 |
T78 |
0 |
69 |
0 |
0 |
T80 |
0 |
99 |
0 |
0 |
T111 |
0 |
2 |
0 |
0 |
T112 |
0 |
42 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152695791 |
0 |
2415 |
T1 |
271267 |
270615 |
0 |
3 |
T2 |
659891 |
659142 |
0 |
3 |
T4 |
60453 |
9431 |
0 |
3 |
T5 |
8001 |
5607 |
0 |
3 |
T6 |
1307 |
1273 |
0 |
3 |
T14 |
1732 |
1609 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1050 |
965 |
0 |
3 |
T17 |
188047 |
187936 |
0 |
3 |
T18 |
1550 |
1540 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
16521 |
0 |
0 |
T1 |
271267 |
53 |
0 |
0 |
T2 |
659891 |
31 |
0 |
0 |
T4 |
60453 |
0 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
37 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
0 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
13 |
0 |
0 |
T24 |
0 |
27 |
0 |
0 |
T78 |
0 |
82 |
0 |
0 |
T80 |
0 |
28 |
0 |
0 |
T82 |
0 |
19 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T112 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T1,T15,T2 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T2 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152695791 |
0 |
2415 |
T1 |
271267 |
270615 |
0 |
3 |
T2 |
659891 |
659142 |
0 |
3 |
T4 |
60453 |
9431 |
0 |
3 |
T5 |
8001 |
5607 |
0 |
3 |
T6 |
1307 |
1273 |
0 |
3 |
T14 |
1732 |
1609 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1050 |
965 |
0 |
3 |
T17 |
188047 |
187936 |
0 |
3 |
T18 |
1550 |
1540 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
18967 |
0 |
0 |
T1 |
271267 |
50 |
0 |
0 |
T2 |
659891 |
24 |
0 |
0 |
T4 |
60453 |
0 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
45 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
0 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
19 |
0 |
0 |
T24 |
0 |
31 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T78 |
0 |
36 |
0 |
0 |
T80 |
0 |
36 |
0 |
0 |
T111 |
0 |
2 |
0 |
0 |
T112 |
0 |
37 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
401874481 |
0 |
0 |
T1 |
541601 |
541004 |
0 |
0 |
T2 |
663408 |
662968 |
0 |
0 |
T4 |
125940 |
71871 |
0 |
0 |
T5 |
32006 |
27360 |
0 |
0 |
T6 |
9345 |
9247 |
0 |
0 |
T14 |
1676 |
1622 |
0 |
0 |
T15 |
2636 |
2539 |
0 |
0 |
T16 |
1988 |
1904 |
0 |
0 |
T17 |
181857 |
181831 |
0 |
0 |
T18 |
19388 |
19362 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
401874481 |
0 |
0 |
T1 |
541601 |
541004 |
0 |
0 |
T2 |
663408 |
662968 |
0 |
0 |
T4 |
125940 |
71871 |
0 |
0 |
T5 |
32006 |
27360 |
0 |
0 |
T6 |
9345 |
9247 |
0 |
0 |
T14 |
1676 |
1622 |
0 |
0 |
T15 |
2636 |
2539 |
0 |
0 |
T16 |
1988 |
1904 |
0 |
0 |
T17 |
181857 |
181831 |
0 |
0 |
T18 |
19388 |
19362 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
377330785 |
375057108 |
0 |
0 |
T1 |
456562 |
455988 |
0 |
0 |
T2 |
590774 |
590353 |
0 |
0 |
T4 |
120900 |
68995 |
0 |
0 |
T5 |
30725 |
26244 |
0 |
0 |
T6 |
8970 |
8877 |
0 |
0 |
T14 |
1619 |
1567 |
0 |
0 |
T15 |
2531 |
2437 |
0 |
0 |
T16 |
1740 |
1661 |
0 |
0 |
T17 |
145778 |
145753 |
0 |
0 |
T18 |
18612 |
18587 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
377330785 |
375057108 |
0 |
0 |
T1 |
456562 |
455988 |
0 |
0 |
T2 |
590774 |
590353 |
0 |
0 |
T4 |
120900 |
68995 |
0 |
0 |
T5 |
30725 |
26244 |
0 |
0 |
T6 |
8970 |
8877 |
0 |
0 |
T14 |
1619 |
1567 |
0 |
0 |
T15 |
2531 |
2437 |
0 |
0 |
T16 |
1740 |
1661 |
0 |
0 |
T17 |
145778 |
145753 |
0 |
0 |
T18 |
18612 |
18587 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187767898 |
187767898 |
0 |
0 |
T1 |
228546 |
228546 |
0 |
0 |
T2 |
295260 |
295260 |
0 |
0 |
T4 |
34500 |
34500 |
0 |
0 |
T5 |
13132 |
13132 |
0 |
0 |
T6 |
4439 |
4439 |
0 |
0 |
T14 |
784 |
784 |
0 |
0 |
T15 |
1361 |
1361 |
0 |
0 |
T16 |
831 |
831 |
0 |
0 |
T17 |
72877 |
72877 |
0 |
0 |
T18 |
9294 |
9294 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187767898 |
187767898 |
0 |
0 |
T1 |
228546 |
228546 |
0 |
0 |
T2 |
295260 |
295260 |
0 |
0 |
T4 |
34500 |
34500 |
0 |
0 |
T5 |
13132 |
13132 |
0 |
0 |
T6 |
4439 |
4439 |
0 |
0 |
T14 |
784 |
784 |
0 |
0 |
T15 |
1361 |
1361 |
0 |
0 |
T16 |
831 |
831 |
0 |
0 |
T17 |
72877 |
72877 |
0 |
0 |
T18 |
9294 |
9294 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93883363 |
93883363 |
0 |
0 |
T1 |
114271 |
114271 |
0 |
0 |
T2 |
147629 |
147629 |
0 |
0 |
T4 |
17250 |
17250 |
0 |
0 |
T5 |
6566 |
6566 |
0 |
0 |
T6 |
2219 |
2219 |
0 |
0 |
T14 |
392 |
392 |
0 |
0 |
T15 |
679 |
679 |
0 |
0 |
T16 |
415 |
415 |
0 |
0 |
T17 |
36438 |
36438 |
0 |
0 |
T18 |
4647 |
4647 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93883363 |
93883363 |
0 |
0 |
T1 |
114271 |
114271 |
0 |
0 |
T2 |
147629 |
147629 |
0 |
0 |
T4 |
17250 |
17250 |
0 |
0 |
T5 |
6566 |
6566 |
0 |
0 |
T6 |
2219 |
2219 |
0 |
0 |
T14 |
392 |
392 |
0 |
0 |
T15 |
679 |
679 |
0 |
0 |
T16 |
415 |
415 |
0 |
0 |
T17 |
36438 |
36438 |
0 |
0 |
T18 |
4647 |
4647 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193993096 |
192845165 |
0 |
0 |
T1 |
254213 |
253925 |
0 |
0 |
T2 |
321321 |
321109 |
0 |
0 |
T4 |
60453 |
34500 |
0 |
0 |
T5 |
15362 |
13123 |
0 |
0 |
T6 |
4485 |
4439 |
0 |
0 |
T14 |
848 |
823 |
0 |
0 |
T15 |
1266 |
1219 |
0 |
0 |
T16 |
915 |
876 |
0 |
0 |
T17 |
87293 |
87281 |
0 |
0 |
T18 |
9307 |
9295 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193993096 |
192845165 |
0 |
0 |
T1 |
254213 |
253925 |
0 |
0 |
T2 |
321321 |
321109 |
0 |
0 |
T4 |
60453 |
34500 |
0 |
0 |
T5 |
15362 |
13123 |
0 |
0 |
T6 |
4485 |
4439 |
0 |
0 |
T14 |
848 |
823 |
0 |
0 |
T15 |
1266 |
1219 |
0 |
0 |
T16 |
915 |
876 |
0 |
0 |
T17 |
87293 |
87281 |
0 |
0 |
T18 |
9307 |
9295 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152695791 |
0 |
2415 |
T1 |
271267 |
270615 |
0 |
3 |
T2 |
659891 |
659142 |
0 |
3 |
T4 |
60453 |
9431 |
0 |
3 |
T5 |
8001 |
5607 |
0 |
3 |
T6 |
1307 |
1273 |
0 |
3 |
T14 |
1732 |
1609 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1050 |
965 |
0 |
3 |
T17 |
188047 |
187936 |
0 |
3 |
T18 |
1550 |
1540 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152695791 |
0 |
2415 |
T1 |
271267 |
270615 |
0 |
3 |
T2 |
659891 |
659142 |
0 |
3 |
T4 |
60453 |
9431 |
0 |
3 |
T5 |
8001 |
5607 |
0 |
3 |
T6 |
1307 |
1273 |
0 |
3 |
T14 |
1732 |
1609 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1050 |
965 |
0 |
3 |
T17 |
188047 |
187936 |
0 |
3 |
T18 |
1550 |
1540 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152695791 |
0 |
2415 |
T1 |
271267 |
270615 |
0 |
3 |
T2 |
659891 |
659142 |
0 |
3 |
T4 |
60453 |
9431 |
0 |
3 |
T5 |
8001 |
5607 |
0 |
3 |
T6 |
1307 |
1273 |
0 |
3 |
T14 |
1732 |
1609 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1050 |
965 |
0 |
3 |
T17 |
188047 |
187936 |
0 |
3 |
T18 |
1550 |
1540 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152695791 |
0 |
2415 |
T1 |
271267 |
270615 |
0 |
3 |
T2 |
659891 |
659142 |
0 |
3 |
T4 |
60453 |
9431 |
0 |
3 |
T5 |
8001 |
5607 |
0 |
3 |
T6 |
1307 |
1273 |
0 |
3 |
T14 |
1732 |
1609 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1050 |
965 |
0 |
3 |
T17 |
188047 |
187936 |
0 |
3 |
T18 |
1550 |
1540 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152695791 |
0 |
2415 |
T1 |
271267 |
270615 |
0 |
3 |
T2 |
659891 |
659142 |
0 |
3 |
T4 |
60453 |
9431 |
0 |
3 |
T5 |
8001 |
5607 |
0 |
3 |
T6 |
1307 |
1273 |
0 |
3 |
T14 |
1732 |
1609 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1050 |
965 |
0 |
3 |
T17 |
188047 |
187936 |
0 |
3 |
T18 |
1550 |
1540 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152695791 |
0 |
2415 |
T1 |
271267 |
270615 |
0 |
3 |
T2 |
659891 |
659142 |
0 |
3 |
T4 |
60453 |
9431 |
0 |
3 |
T5 |
8001 |
5607 |
0 |
3 |
T6 |
1307 |
1273 |
0 |
3 |
T14 |
1732 |
1609 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1050 |
965 |
0 |
3 |
T17 |
188047 |
187936 |
0 |
3 |
T18 |
1550 |
1540 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155504319 |
152702891 |
0 |
0 |
T1 |
271267 |
270639 |
0 |
0 |
T2 |
659891 |
659154 |
0 |
0 |
T4 |
60453 |
9485 |
0 |
0 |
T5 |
8001 |
5760 |
0 |
0 |
T6 |
1307 |
1276 |
0 |
0 |
T14 |
1732 |
1612 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1050 |
968 |
0 |
0 |
T17 |
188047 |
187939 |
0 |
0 |
T18 |
1550 |
1543 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399527909 |
0 |
2415 |
T1 |
541601 |
540296 |
0 |
3 |
T2 |
663408 |
662628 |
0 |
3 |
T4 |
125940 |
19703 |
0 |
3 |
T5 |
32006 |
22808 |
0 |
3 |
T6 |
9345 |
9115 |
0 |
3 |
T14 |
1676 |
1547 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1988 |
1816 |
0 |
3 |
T17 |
181857 |
181742 |
0 |
3 |
T18 |
19388 |
19288 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
31369 |
0 |
0 |
T1 |
541601 |
83 |
0 |
0 |
T2 |
663408 |
21 |
0 |
0 |
T4 |
125940 |
18 |
0 |
0 |
T5 |
32006 |
3 |
0 |
0 |
T6 |
9345 |
3 |
0 |
0 |
T14 |
1676 |
16 |
0 |
0 |
T15 |
2636 |
11 |
0 |
0 |
T16 |
1988 |
9 |
0 |
0 |
T17 |
181857 |
1 |
0 |
0 |
T18 |
19388 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399527909 |
0 |
2415 |
T1 |
541601 |
540296 |
0 |
3 |
T2 |
663408 |
662628 |
0 |
3 |
T4 |
125940 |
19703 |
0 |
3 |
T5 |
32006 |
22808 |
0 |
3 |
T6 |
9345 |
9115 |
0 |
3 |
T14 |
1676 |
1547 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1988 |
1816 |
0 |
3 |
T17 |
181857 |
181742 |
0 |
3 |
T18 |
19388 |
19288 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
31623 |
0 |
0 |
T1 |
541601 |
76 |
0 |
0 |
T2 |
663408 |
19 |
0 |
0 |
T4 |
125940 |
18 |
0 |
0 |
T5 |
32006 |
3 |
0 |
0 |
T6 |
9345 |
3 |
0 |
0 |
T14 |
1676 |
9 |
0 |
0 |
T15 |
2636 |
18 |
0 |
0 |
T16 |
1988 |
13 |
0 |
0 |
T17 |
181857 |
1 |
0 |
0 |
T18 |
19388 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399527909 |
0 |
2415 |
T1 |
541601 |
540296 |
0 |
3 |
T2 |
663408 |
662628 |
0 |
3 |
T4 |
125940 |
19703 |
0 |
3 |
T5 |
32006 |
22808 |
0 |
3 |
T6 |
9345 |
9115 |
0 |
3 |
T14 |
1676 |
1547 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1988 |
1816 |
0 |
3 |
T17 |
181857 |
181742 |
0 |
3 |
T18 |
19388 |
19288 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
31200 |
0 |
0 |
T1 |
541601 |
67 |
0 |
0 |
T2 |
663408 |
18 |
0 |
0 |
T4 |
125940 |
18 |
0 |
0 |
T5 |
32006 |
3 |
0 |
0 |
T6 |
9345 |
3 |
0 |
0 |
T14 |
1676 |
15 |
0 |
0 |
T15 |
2636 |
17 |
0 |
0 |
T16 |
1988 |
13 |
0 |
0 |
T17 |
181857 |
1 |
0 |
0 |
T18 |
19388 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T1,T6 |
1 | Covered | T5,T1,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399527909 |
0 |
2415 |
T1 |
541601 |
540296 |
0 |
3 |
T2 |
663408 |
662628 |
0 |
3 |
T4 |
125940 |
19703 |
0 |
3 |
T5 |
32006 |
22808 |
0 |
3 |
T6 |
9345 |
9115 |
0 |
3 |
T14 |
1676 |
1547 |
0 |
3 |
T15 |
2636 |
2507 |
0 |
3 |
T16 |
1988 |
1816 |
0 |
3 |
T17 |
181857 |
181742 |
0 |
3 |
T18 |
19388 |
19288 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
31683 |
0 |
0 |
T1 |
541601 |
72 |
0 |
0 |
T2 |
663408 |
14 |
0 |
0 |
T4 |
125940 |
18 |
0 |
0 |
T5 |
32006 |
3 |
0 |
0 |
T6 |
9345 |
3 |
0 |
0 |
T14 |
1676 |
9 |
0 |
0 |
T15 |
2636 |
17 |
0 |
0 |
T16 |
1988 |
13 |
0 |
0 |
T17 |
181857 |
1 |
0 |
0 |
T18 |
19388 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
399534874 |
0 |
0 |
T1 |
541601 |
540320 |
0 |
0 |
T2 |
663408 |
662640 |
0 |
0 |
T4 |
125940 |
19757 |
0 |
0 |
T5 |
32006 |
22961 |
0 |
0 |
T6 |
9345 |
9118 |
0 |
0 |
T14 |
1676 |
1550 |
0 |
0 |
T15 |
2636 |
2510 |
0 |
0 |
T16 |
1988 |
1819 |
0 |
0 |
T17 |
181857 |
181745 |
0 |
0 |
T18 |
19388 |
19291 |
0 |
0 |