Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
942110 |
0 |
0 |
T1 |
2069339 |
1548 |
0 |
0 |
T2 |
2947482 |
2168 |
0 |
0 |
T3 |
0 |
2911 |
0 |
0 |
T4 |
428043 |
170 |
0 |
0 |
T6 |
35158 |
0 |
0 |
0 |
T14 |
7771 |
0 |
0 |
0 |
T15 |
12565 |
0 |
0 |
0 |
T16 |
7686 |
0 |
0 |
0 |
T17 |
770751 |
844 |
0 |
0 |
T18 |
72079 |
0 |
0 |
0 |
T19 |
790467 |
692 |
0 |
0 |
T20 |
0 |
270 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
278 |
0 |
0 |
T29 |
0 |
1032 |
0 |
0 |
T36 |
0 |
1532 |
0 |
0 |
T49 |
29728 |
3 |
0 |
0 |
T50 |
4886 |
0 |
0 |
0 |
T53 |
6052 |
1 |
0 |
0 |
T55 |
15070 |
2 |
0 |
0 |
T66 |
0 |
792 |
0 |
0 |
T120 |
26160 |
3 |
0 |
0 |
T121 |
3149 |
2 |
0 |
0 |
T122 |
13800 |
1 |
0 |
0 |
T123 |
9386 |
2 |
0 |
0 |
T124 |
22784 |
1 |
0 |
0 |
T125 |
23462 |
0 |
0 |
0 |
T126 |
5445 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
939721 |
0 |
0 |
T1 |
782524 |
1548 |
0 |
0 |
T2 |
1620694 |
2168 |
0 |
0 |
T3 |
0 |
2855 |
0 |
0 |
T4 |
156470 |
170 |
0 |
0 |
T6 |
9665 |
0 |
0 |
0 |
T14 |
4756 |
0 |
0 |
0 |
T15 |
7373 |
0 |
0 |
0 |
T16 |
3527 |
0 |
0 |
0 |
T17 |
450283 |
844 |
0 |
0 |
T18 |
17822 |
0 |
0 |
0 |
T19 |
209827 |
692 |
0 |
0 |
T20 |
0 |
270 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
0 |
278 |
0 |
0 |
T29 |
0 |
1032 |
0 |
0 |
T36 |
0 |
1532 |
0 |
0 |
T49 |
17378 |
3 |
0 |
0 |
T50 |
17124 |
0 |
0 |
0 |
T53 |
2505 |
1 |
0 |
0 |
T55 |
12788 |
2 |
0 |
0 |
T66 |
0 |
792 |
0 |
0 |
T120 |
11024 |
3 |
0 |
0 |
T121 |
18519 |
2 |
0 |
0 |
T122 |
5350 |
1 |
0 |
0 |
T123 |
36566 |
2 |
0 |
0 |
T124 |
20488 |
1 |
0 |
0 |
T125 |
9286 |
0 |
0 |
0 |
T126 |
9852 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379871002 |
24994 |
0 |
0 |
T1 |
456562 |
88 |
0 |
0 |
T2 |
590774 |
116 |
0 |
0 |
T4 |
120900 |
34 |
0 |
0 |
T6 |
8970 |
0 |
0 |
0 |
T14 |
1619 |
0 |
0 |
0 |
T15 |
2531 |
0 |
0 |
0 |
T16 |
1740 |
0 |
0 |
0 |
T17 |
145778 |
32 |
0 |
0 |
T18 |
18612 |
0 |
0 |
0 |
T19 |
193009 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
24994 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
34 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379871002 |
31076 |
0 |
0 |
T1 |
456562 |
88 |
0 |
0 |
T2 |
590774 |
116 |
0 |
0 |
T4 |
120900 |
68 |
0 |
0 |
T6 |
8970 |
0 |
0 |
0 |
T14 |
1619 |
0 |
0 |
0 |
T15 |
2531 |
0 |
0 |
0 |
T16 |
1740 |
0 |
0 |
0 |
T17 |
145778 |
32 |
0 |
0 |
T18 |
18612 |
0 |
0 |
0 |
T19 |
193009 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
31089 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
31064 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379871002 |
31079 |
0 |
0 |
T1 |
456562 |
88 |
0 |
0 |
T2 |
590774 |
116 |
0 |
0 |
T4 |
120900 |
68 |
0 |
0 |
T6 |
8970 |
0 |
0 |
0 |
T14 |
1619 |
0 |
0 |
0 |
T15 |
2531 |
0 |
0 |
0 |
T16 |
1740 |
0 |
0 |
0 |
T17 |
145778 |
32 |
0 |
0 |
T18 |
18612 |
0 |
0 |
0 |
T19 |
193009 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188993746 |
24994 |
0 |
0 |
T1 |
228546 |
88 |
0 |
0 |
T2 |
295260 |
116 |
0 |
0 |
T4 |
34500 |
34 |
0 |
0 |
T6 |
4439 |
0 |
0 |
0 |
T14 |
784 |
0 |
0 |
0 |
T15 |
1361 |
0 |
0 |
0 |
T16 |
831 |
0 |
0 |
0 |
T17 |
72877 |
32 |
0 |
0 |
T18 |
9294 |
0 |
0 |
0 |
T19 |
96523 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
24994 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
34 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188993746 |
31070 |
0 |
0 |
T1 |
228546 |
88 |
0 |
0 |
T2 |
295260 |
116 |
0 |
0 |
T4 |
34500 |
68 |
0 |
0 |
T6 |
4439 |
0 |
0 |
0 |
T14 |
784 |
0 |
0 |
0 |
T15 |
1361 |
0 |
0 |
0 |
T16 |
831 |
0 |
0 |
0 |
T17 |
72877 |
32 |
0 |
0 |
T18 |
9294 |
0 |
0 |
0 |
T19 |
96523 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
31091 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
31063 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188993746 |
31073 |
0 |
0 |
T1 |
228546 |
88 |
0 |
0 |
T2 |
295260 |
116 |
0 |
0 |
T4 |
34500 |
68 |
0 |
0 |
T6 |
4439 |
0 |
0 |
0 |
T14 |
784 |
0 |
0 |
0 |
T15 |
1361 |
0 |
0 |
0 |
T16 |
831 |
0 |
0 |
0 |
T17 |
72877 |
32 |
0 |
0 |
T18 |
9294 |
0 |
0 |
0 |
T19 |
96523 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94496292 |
24994 |
0 |
0 |
T1 |
114271 |
88 |
0 |
0 |
T2 |
147629 |
116 |
0 |
0 |
T4 |
17250 |
34 |
0 |
0 |
T6 |
2219 |
0 |
0 |
0 |
T14 |
392 |
0 |
0 |
0 |
T15 |
679 |
0 |
0 |
0 |
T16 |
415 |
0 |
0 |
0 |
T17 |
36438 |
32 |
0 |
0 |
T18 |
4647 |
0 |
0 |
0 |
T19 |
48260 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
24994 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
34 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94496292 |
31181 |
0 |
0 |
T1 |
114271 |
88 |
0 |
0 |
T2 |
147629 |
116 |
0 |
0 |
T4 |
17250 |
68 |
0 |
0 |
T6 |
2219 |
0 |
0 |
0 |
T14 |
392 |
0 |
0 |
0 |
T15 |
679 |
0 |
0 |
0 |
T16 |
415 |
0 |
0 |
0 |
T17 |
36438 |
32 |
0 |
0 |
T18 |
4647 |
0 |
0 |
0 |
T19 |
48260 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
31213 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
31179 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94496292 |
31182 |
0 |
0 |
T1 |
114271 |
88 |
0 |
0 |
T2 |
147629 |
116 |
0 |
0 |
T4 |
17250 |
68 |
0 |
0 |
T6 |
2219 |
0 |
0 |
0 |
T14 |
392 |
0 |
0 |
0 |
T15 |
679 |
0 |
0 |
0 |
T16 |
415 |
0 |
0 |
0 |
T17 |
36438 |
32 |
0 |
0 |
T18 |
4647 |
0 |
0 |
0 |
T19 |
48260 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
406895899 |
24994 |
0 |
0 |
T1 |
541601 |
88 |
0 |
0 |
T2 |
663408 |
116 |
0 |
0 |
T4 |
125940 |
34 |
0 |
0 |
T6 |
9345 |
0 |
0 |
0 |
T14 |
1676 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1988 |
0 |
0 |
0 |
T17 |
181857 |
32 |
0 |
0 |
T18 |
19388 |
0 |
0 |
0 |
T19 |
207057 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
24994 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
34 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
406895899 |
30983 |
0 |
0 |
T1 |
541601 |
88 |
0 |
0 |
T2 |
663408 |
116 |
0 |
0 |
T4 |
125940 |
68 |
0 |
0 |
T6 |
9345 |
0 |
0 |
0 |
T14 |
1676 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1988 |
0 |
0 |
0 |
T17 |
181857 |
32 |
0 |
0 |
T18 |
19388 |
0 |
0 |
0 |
T19 |
207057 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
31001 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
30968 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
406895899 |
30985 |
0 |
0 |
T1 |
541601 |
88 |
0 |
0 |
T2 |
663408 |
116 |
0 |
0 |
T4 |
125940 |
68 |
0 |
0 |
T6 |
9345 |
0 |
0 |
0 |
T14 |
1676 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1988 |
0 |
0 |
0 |
T17 |
181857 |
32 |
0 |
0 |
T18 |
19388 |
0 |
0 |
0 |
T19 |
207057 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195263223 |
24549 |
0 |
0 |
T1 |
254213 |
88 |
0 |
0 |
T2 |
321321 |
116 |
0 |
0 |
T4 |
60453 |
24 |
0 |
0 |
T6 |
4485 |
0 |
0 |
0 |
T14 |
848 |
0 |
0 |
0 |
T15 |
1266 |
0 |
0 |
0 |
T16 |
915 |
0 |
0 |
0 |
T17 |
87293 |
32 |
0 |
0 |
T18 |
9307 |
0 |
0 |
0 |
T19 |
105149 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
24994 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
34 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195263223 |
30997 |
0 |
0 |
T1 |
254213 |
88 |
0 |
0 |
T2 |
321321 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
4485 |
0 |
0 |
0 |
T14 |
848 |
0 |
0 |
0 |
T15 |
1266 |
0 |
0 |
0 |
T16 |
915 |
0 |
0 |
0 |
T17 |
87293 |
32 |
0 |
0 |
T18 |
9307 |
0 |
0 |
0 |
T19 |
105149 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
31165 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
30865 |
0 |
0 |
T1 |
271267 |
88 |
0 |
0 |
T2 |
659891 |
116 |
0 |
0 |
T4 |
60453 |
66 |
0 |
0 |
T6 |
1307 |
0 |
0 |
0 |
T14 |
1732 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1050 |
0 |
0 |
0 |
T17 |
188047 |
32 |
0 |
0 |
T18 |
1550 |
0 |
0 |
0 |
T19 |
52572 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195263223 |
31042 |
0 |
0 |
T1 |
254213 |
88 |
0 |
0 |
T2 |
321321 |
116 |
0 |
0 |
T4 |
60453 |
68 |
0 |
0 |
T6 |
4485 |
0 |
0 |
0 |
T14 |
848 |
0 |
0 |
0 |
T15 |
1266 |
0 |
0 |
0 |
T16 |
915 |
0 |
0 |
0 |
T17 |
87293 |
32 |
0 |
0 |
T18 |
9307 |
0 |
0 |
0 |
T19 |
105149 |
32 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T48,T51,T52 |
1 | 0 | Covered | T48,T51,T52 |
1 | 1 | Covered | T55,T127,T126 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T48,T51,T52 |
1 | 0 | Covered | T55,T127,T126 |
1 | 1 | Covered | T48,T51,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
32 |
0 |
0 |
T48 |
7397 |
2 |
0 |
0 |
T51 |
6532 |
1 |
0 |
0 |
T52 |
7404 |
2 |
0 |
0 |
T55 |
7535 |
2 |
0 |
0 |
T56 |
4438 |
1 |
0 |
0 |
T125 |
11731 |
1 |
0 |
0 |
T126 |
5445 |
2 |
0 |
0 |
T127 |
4673 |
3 |
0 |
0 |
T128 |
5458 |
1 |
0 |
0 |
T129 |
3142 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379871002 |
32 |
0 |
0 |
T48 |
7474 |
2 |
0 |
0 |
T51 |
6271 |
1 |
0 |
0 |
T52 |
29615 |
2 |
0 |
0 |
T55 |
14467 |
2 |
0 |
0 |
T56 |
17751 |
1 |
0 |
0 |
T125 |
11261 |
1 |
0 |
0 |
T126 |
21780 |
2 |
0 |
0 |
T127 |
18692 |
3 |
0 |
0 |
T128 |
10693 |
1 |
0 |
0 |
T129 |
7541 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T48,T49,T51 |
1 | 0 | Covered | T48,T49,T51 |
1 | 1 | Covered | T56,T55,T127 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T48,T49,T51 |
1 | 0 | Covered | T56,T55,T127 |
1 | 1 | Covered | T48,T49,T51 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
30 |
0 |
0 |
T48 |
7397 |
1 |
0 |
0 |
T49 |
14864 |
1 |
0 |
0 |
T51 |
6532 |
1 |
0 |
0 |
T52 |
7404 |
1 |
0 |
0 |
T55 |
7535 |
2 |
0 |
0 |
T56 |
4438 |
2 |
0 |
0 |
T124 |
11392 |
1 |
0 |
0 |
T127 |
4673 |
3 |
0 |
0 |
T128 |
5458 |
1 |
0 |
0 |
T129 |
3142 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379871002 |
30 |
0 |
0 |
T48 |
7474 |
1 |
0 |
0 |
T49 |
18776 |
1 |
0 |
0 |
T51 |
6271 |
1 |
0 |
0 |
T52 |
29615 |
1 |
0 |
0 |
T55 |
14467 |
2 |
0 |
0 |
T56 |
17751 |
2 |
0 |
0 |
T124 |
21872 |
1 |
0 |
0 |
T127 |
18692 |
3 |
0 |
0 |
T128 |
10693 |
1 |
0 |
0 |
T129 |
7541 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T49,T55,T53 |
1 | 0 | Covered | T49,T55,T53 |
1 | 1 | Covered | T120,T125 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T49,T55,T53 |
1 | 0 | Covered | T120,T125 |
1 | 1 | Covered | T49,T55,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
23 |
0 |
0 |
T49 |
14864 |
3 |
0 |
0 |
T53 |
6052 |
1 |
0 |
0 |
T55 |
7535 |
2 |
0 |
0 |
T120 |
13080 |
3 |
0 |
0 |
T121 |
3149 |
2 |
0 |
0 |
T122 |
6900 |
1 |
0 |
0 |
T123 |
4693 |
2 |
0 |
0 |
T124 |
11392 |
1 |
0 |
0 |
T125 |
11731 |
2 |
0 |
0 |
T126 |
5445 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188993746 |
23 |
0 |
0 |
T49 |
8689 |
3 |
0 |
0 |
T53 |
2505 |
1 |
0 |
0 |
T55 |
6394 |
2 |
0 |
0 |
T120 |
5512 |
3 |
0 |
0 |
T121 |
18519 |
2 |
0 |
0 |
T122 |
2675 |
1 |
0 |
0 |
T123 |
18283 |
2 |
0 |
0 |
T124 |
10244 |
1 |
0 |
0 |
T125 |
4643 |
2 |
0 |
0 |
T126 |
9852 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T49,T50,T51 |
1 | 0 | Covered | T49,T50,T51 |
1 | 1 | Covered | T120 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T49,T50,T51 |
1 | 0 | Covered | T120 |
1 | 1 | Covered | T49,T50,T51 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
27 |
0 |
0 |
T49 |
14864 |
3 |
0 |
0 |
T50 |
4886 |
1 |
0 |
0 |
T51 |
6532 |
1 |
0 |
0 |
T55 |
7535 |
2 |
0 |
0 |
T120 |
13080 |
3 |
0 |
0 |
T122 |
6900 |
1 |
0 |
0 |
T123 |
4693 |
2 |
0 |
0 |
T124 |
11392 |
3 |
0 |
0 |
T125 |
11731 |
1 |
0 |
0 |
T130 |
4759 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188993746 |
27 |
0 |
0 |
T49 |
8689 |
3 |
0 |
0 |
T50 |
17124 |
1 |
0 |
0 |
T51 |
2762 |
1 |
0 |
0 |
T55 |
6394 |
2 |
0 |
0 |
T120 |
5512 |
3 |
0 |
0 |
T122 |
2675 |
1 |
0 |
0 |
T123 |
18283 |
2 |
0 |
0 |
T124 |
10244 |
3 |
0 |
0 |
T125 |
4643 |
1 |
0 |
0 |
T130 |
20448 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T53,T123,T131 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T53,T123,T131 |
1 | 1 | Covered | T50,T51,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
37 |
0 |
0 |
T50 |
4886 |
2 |
0 |
0 |
T51 |
6532 |
1 |
0 |
0 |
T52 |
7404 |
4 |
0 |
0 |
T53 |
6052 |
3 |
0 |
0 |
T120 |
13080 |
3 |
0 |
0 |
T123 |
4693 |
2 |
0 |
0 |
T127 |
4673 |
1 |
0 |
0 |
T128 |
5458 |
1 |
0 |
0 |
T130 |
4759 |
1 |
0 |
0 |
T131 |
9075 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94496292 |
37 |
0 |
0 |
T50 |
8561 |
2 |
0 |
0 |
T51 |
1381 |
1 |
0 |
0 |
T52 |
7008 |
4 |
0 |
0 |
T53 |
1252 |
3 |
0 |
0 |
T120 |
2758 |
3 |
0 |
0 |
T123 |
9140 |
2 |
0 |
0 |
T127 |
4349 |
1 |
0 |
0 |
T128 |
2510 |
1 |
0 |
0 |
T130 |
10225 |
1 |
0 |
0 |
T131 |
10035 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T53,T123,T131 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T53,T123,T131 |
1 | 1 | Covered | T50,T51,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
34 |
0 |
0 |
T50 |
4886 |
1 |
0 |
0 |
T51 |
6532 |
1 |
0 |
0 |
T52 |
7404 |
3 |
0 |
0 |
T53 |
6052 |
3 |
0 |
0 |
T120 |
13080 |
3 |
0 |
0 |
T122 |
6900 |
1 |
0 |
0 |
T123 |
4693 |
2 |
0 |
0 |
T127 |
4673 |
2 |
0 |
0 |
T128 |
5458 |
1 |
0 |
0 |
T130 |
4759 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94496292 |
34 |
0 |
0 |
T50 |
8561 |
1 |
0 |
0 |
T51 |
1381 |
1 |
0 |
0 |
T52 |
7008 |
3 |
0 |
0 |
T53 |
1252 |
3 |
0 |
0 |
T120 |
2758 |
3 |
0 |
0 |
T122 |
1340 |
1 |
0 |
0 |
T123 |
9140 |
2 |
0 |
0 |
T127 |
4349 |
2 |
0 |
0 |
T128 |
2510 |
1 |
0 |
0 |
T130 |
10225 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T49,T50,T52 |
1 | 0 | Covered | T49,T50,T52 |
1 | 1 | Covered | T52,T120,T121 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T49,T50,T52 |
1 | 0 | Covered | T52,T120,T121 |
1 | 1 | Covered | T49,T50,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
35 |
0 |
0 |
T49 |
14864 |
1 |
0 |
0 |
T50 |
4886 |
3 |
0 |
0 |
T52 |
7404 |
4 |
0 |
0 |
T55 |
7535 |
1 |
0 |
0 |
T120 |
13080 |
3 |
0 |
0 |
T121 |
3149 |
4 |
0 |
0 |
T124 |
11392 |
1 |
0 |
0 |
T125 |
11731 |
1 |
0 |
0 |
T127 |
4673 |
1 |
0 |
0 |
T129 |
3142 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
406895899 |
35 |
0 |
0 |
T49 |
19559 |
1 |
0 |
0 |
T50 |
37589 |
3 |
0 |
0 |
T52 |
30851 |
4 |
0 |
0 |
T55 |
15071 |
1 |
0 |
0 |
T120 |
13346 |
3 |
0 |
0 |
T121 |
39377 |
4 |
0 |
0 |
T124 |
22785 |
1 |
0 |
0 |
T125 |
11731 |
1 |
0 |
0 |
T127 |
19472 |
1 |
0 |
0 |
T129 |
7857 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T49,T50,T54 |
1 | 0 | Covered | T49,T50,T54 |
1 | 1 | Covered | T52,T120,T121 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T49,T50,T54 |
1 | 0 | Covered | T52,T120,T121 |
1 | 1 | Covered | T49,T50,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
28 |
0 |
0 |
T49 |
14864 |
1 |
0 |
0 |
T50 |
4886 |
3 |
0 |
0 |
T52 |
7404 |
3 |
0 |
0 |
T54 |
5951 |
1 |
0 |
0 |
T55 |
7535 |
1 |
0 |
0 |
T120 |
13080 |
2 |
0 |
0 |
T121 |
3149 |
3 |
0 |
0 |
T124 |
11392 |
1 |
0 |
0 |
T125 |
11731 |
2 |
0 |
0 |
T129 |
3142 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
406895899 |
28 |
0 |
0 |
T49 |
19559 |
1 |
0 |
0 |
T50 |
37589 |
3 |
0 |
0 |
T52 |
30851 |
3 |
0 |
0 |
T54 |
24799 |
1 |
0 |
0 |
T55 |
15071 |
1 |
0 |
0 |
T120 |
13346 |
2 |
0 |
0 |
T121 |
39377 |
3 |
0 |
0 |
T124 |
22785 |
1 |
0 |
0 |
T125 |
11731 |
2 |
0 |
0 |
T129 |
7857 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T48,T49,T50 |
1 | 0 | Covered | T48,T49,T50 |
1 | 1 | Covered | T51,T55,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T48,T49,T50 |
1 | 0 | Covered | T51,T55,T129 |
1 | 1 | Covered | T48,T49,T50 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
39 |
0 |
0 |
T48 |
7397 |
1 |
0 |
0 |
T49 |
14864 |
1 |
0 |
0 |
T50 |
4886 |
1 |
0 |
0 |
T51 |
6532 |
2 |
0 |
0 |
T52 |
7404 |
1 |
0 |
0 |
T55 |
7535 |
2 |
0 |
0 |
T122 |
6900 |
1 |
0 |
0 |
T123 |
4693 |
1 |
0 |
0 |
T127 |
4673 |
1 |
0 |
0 |
T128 |
5458 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195263223 |
39 |
0 |
0 |
T48 |
3737 |
1 |
0 |
0 |
T49 |
9388 |
1 |
0 |
0 |
T50 |
18043 |
1 |
0 |
0 |
T51 |
3136 |
2 |
0 |
0 |
T52 |
14808 |
1 |
0 |
0 |
T55 |
7234 |
2 |
0 |
0 |
T122 |
3344 |
1 |
0 |
0 |
T123 |
18772 |
1 |
0 |
0 |
T127 |
9347 |
1 |
0 |
0 |
T128 |
5347 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T48,T50,T51 |
1 | 0 | Covered | T48,T50,T51 |
1 | 1 | Covered | T50,T51,T131 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T48,T50,T51 |
1 | 0 | Covered | T50,T51,T131 |
1 | 1 | Covered | T48,T50,T51 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156436161 |
41 |
0 |
0 |
T48 |
7397 |
2 |
0 |
0 |
T50 |
4886 |
3 |
0 |
0 |
T51 |
6532 |
2 |
0 |
0 |
T52 |
7404 |
1 |
0 |
0 |
T53 |
6052 |
1 |
0 |
0 |
T122 |
6900 |
2 |
0 |
0 |
T123 |
4693 |
1 |
0 |
0 |
T127 |
4673 |
1 |
0 |
0 |
T128 |
5458 |
1 |
0 |
0 |
T131 |
9075 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195263223 |
41 |
0 |
0 |
T48 |
3737 |
2 |
0 |
0 |
T50 |
18043 |
3 |
0 |
0 |
T51 |
3136 |
2 |
0 |
0 |
T52 |
14808 |
1 |
0 |
0 |
T53 |
2934 |
1 |
0 |
0 |
T122 |
3344 |
2 |
0 |
0 |
T123 |
18772 |
1 |
0 |
0 |
T127 |
9347 |
1 |
0 |
0 |
T128 |
5347 |
1 |
0 |
0 |
T131 |
20745 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
377330785 |
94078 |
0 |
0 |
T1 |
456562 |
288 |
0 |
0 |
T2 |
590774 |
431 |
0 |
0 |
T3 |
0 |
668 |
0 |
0 |
T4 |
120900 |
0 |
0 |
0 |
T6 |
8970 |
0 |
0 |
0 |
T14 |
1619 |
0 |
0 |
0 |
T15 |
2531 |
0 |
0 |
0 |
T16 |
1740 |
0 |
0 |
0 |
T17 |
145778 |
172 |
0 |
0 |
T18 |
18612 |
0 |
0 |
0 |
T19 |
193009 |
146 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
56 |
0 |
0 |
T29 |
0 |
242 |
0 |
0 |
T36 |
0 |
371 |
0 |
0 |
T66 |
0 |
195 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12292267 |
93590 |
0 |
0 |
T1 |
2828 |
288 |
0 |
0 |
T2 |
1389 |
431 |
0 |
0 |
T3 |
0 |
669 |
0 |
0 |
T4 |
266 |
0 |
0 |
0 |
T6 |
653 |
0 |
0 |
0 |
T14 |
127 |
0 |
0 |
0 |
T15 |
185 |
0 |
0 |
0 |
T16 |
149 |
0 |
0 |
0 |
T17 |
313 |
172 |
0 |
0 |
T18 |
1357 |
0 |
0 |
0 |
T19 |
2037 |
146 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
56 |
0 |
0 |
T29 |
0 |
242 |
0 |
0 |
T36 |
0 |
371 |
0 |
0 |
T66 |
0 |
195 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187767898 |
93594 |
0 |
0 |
T1 |
228546 |
288 |
0 |
0 |
T2 |
295260 |
431 |
0 |
0 |
T3 |
0 |
668 |
0 |
0 |
T4 |
34500 |
0 |
0 |
0 |
T6 |
4439 |
0 |
0 |
0 |
T14 |
784 |
0 |
0 |
0 |
T15 |
1361 |
0 |
0 |
0 |
T16 |
831 |
0 |
0 |
0 |
T17 |
72877 |
172 |
0 |
0 |
T18 |
9294 |
0 |
0 |
0 |
T19 |
96523 |
146 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
56 |
0 |
0 |
T29 |
0 |
226 |
0 |
0 |
T36 |
0 |
371 |
0 |
0 |
T66 |
0 |
195 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12292267 |
93112 |
0 |
0 |
T1 |
2828 |
288 |
0 |
0 |
T2 |
1389 |
431 |
0 |
0 |
T3 |
0 |
669 |
0 |
0 |
T4 |
266 |
0 |
0 |
0 |
T6 |
653 |
0 |
0 |
0 |
T14 |
127 |
0 |
0 |
0 |
T15 |
185 |
0 |
0 |
0 |
T16 |
149 |
0 |
0 |
0 |
T17 |
313 |
172 |
0 |
0 |
T18 |
1357 |
0 |
0 |
0 |
T19 |
2037 |
146 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
56 |
0 |
0 |
T29 |
0 |
226 |
0 |
0 |
T36 |
0 |
371 |
0 |
0 |
T66 |
0 |
195 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93883363 |
92684 |
0 |
0 |
T1 |
114271 |
288 |
0 |
0 |
T2 |
147629 |
431 |
0 |
0 |
T3 |
0 |
668 |
0 |
0 |
T4 |
17250 |
0 |
0 |
0 |
T6 |
2219 |
0 |
0 |
0 |
T14 |
392 |
0 |
0 |
0 |
T15 |
679 |
0 |
0 |
0 |
T16 |
415 |
0 |
0 |
0 |
T17 |
36438 |
172 |
0 |
0 |
T18 |
4647 |
0 |
0 |
0 |
T19 |
48260 |
146 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
56 |
0 |
0 |
T29 |
0 |
221 |
0 |
0 |
T36 |
0 |
371 |
0 |
0 |
T66 |
0 |
195 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12292267 |
92217 |
0 |
0 |
T1 |
2828 |
288 |
0 |
0 |
T2 |
1389 |
431 |
0 |
0 |
T3 |
0 |
669 |
0 |
0 |
T4 |
266 |
0 |
0 |
0 |
T6 |
653 |
0 |
0 |
0 |
T14 |
127 |
0 |
0 |
0 |
T15 |
185 |
0 |
0 |
0 |
T16 |
149 |
0 |
0 |
0 |
T17 |
313 |
172 |
0 |
0 |
T18 |
1357 |
0 |
0 |
0 |
T19 |
2037 |
146 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
56 |
0 |
0 |
T29 |
0 |
221 |
0 |
0 |
T36 |
0 |
371 |
0 |
0 |
T66 |
0 |
195 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404249753 |
113907 |
0 |
0 |
T1 |
541601 |
420 |
0 |
0 |
T2 |
663408 |
527 |
0 |
0 |
T3 |
0 |
907 |
0 |
0 |
T4 |
125940 |
0 |
0 |
0 |
T6 |
9345 |
0 |
0 |
0 |
T14 |
1676 |
0 |
0 |
0 |
T15 |
2636 |
0 |
0 |
0 |
T16 |
1988 |
0 |
0 |
0 |
T17 |
181857 |
232 |
0 |
0 |
T18 |
19388 |
0 |
0 |
0 |
T19 |
207057 |
158 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
80 |
0 |
0 |
T29 |
0 |
247 |
0 |
0 |
T36 |
0 |
419 |
0 |
0 |
T66 |
0 |
207 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12251989 |
112943 |
0 |
0 |
T1 |
2960 |
420 |
0 |
0 |
T2 |
1485 |
527 |
0 |
0 |
T3 |
0 |
848 |
0 |
0 |
T4 |
266 |
0 |
0 |
0 |
T6 |
653 |
0 |
0 |
0 |
T14 |
127 |
0 |
0 |
0 |
T15 |
185 |
0 |
0 |
0 |
T16 |
149 |
0 |
0 |
0 |
T17 |
373 |
232 |
0 |
0 |
T18 |
1357 |
0 |
0 |
0 |
T19 |
2049 |
158 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
80 |
0 |
0 |
T29 |
0 |
247 |
0 |
0 |
T36 |
0 |
419 |
0 |
0 |
T66 |
0 |
207 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T1,T6 |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T17 |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T1,T6 |
0 |
Covered |
T5,T1,T6 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193993096 |
112550 |
0 |
0 |
T1 |
254213 |
396 |
0 |
0 |
T2 |
321321 |
539 |
0 |
0 |
T3 |
0 |
932 |
0 |
0 |
T4 |
60453 |
0 |
0 |
0 |
T6 |
4485 |
0 |
0 |
0 |
T14 |
848 |
0 |
0 |
0 |
T15 |
1266 |
0 |
0 |
0 |
T16 |
915 |
0 |
0 |
0 |
T17 |
87293 |
232 |
0 |
0 |
T18 |
9307 |
0 |
0 |
0 |
T19 |
105149 |
180 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
238 |
0 |
0 |
T36 |
0 |
431 |
0 |
0 |
T66 |
0 |
195 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
12266755 |
111643 |
0 |
0 |
T1 |
2936 |
396 |
0 |
0 |
T2 |
1497 |
539 |
0 |
0 |
T3 |
0 |
933 |
0 |
0 |
T4 |
266 |
0 |
0 |
0 |
T6 |
653 |
0 |
0 |
0 |
T14 |
127 |
0 |
0 |
0 |
T15 |
185 |
0 |
0 |
0 |
T16 |
149 |
0 |
0 |
0 |
T17 |
373 |
232 |
0 |
0 |
T18 |
1357 |
0 |
0 |
0 |
T19 |
2073 |
180 |
0 |
0 |
T20 |
0 |
54 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
238 |
0 |
0 |
T36 |
0 |
431 |
0 |
0 |
T66 |
0 |
195 |
0 |
0 |