Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T1,T15
10CoveredT1,T15,T2
11CoveredT1,T15,T2

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 377331233 4236 0 0
g_div2.Div2Whole_A 377331233 5045 0 0
g_div4.Div4Stepped_A 187768297 4132 0 0
g_div4.Div4Whole_A 187768297 4744 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 377331233 4236 0 0
T1 456563 15 0 0
T2 590775 7 0 0
T4 120900 0 0 0
T6 8971 0 0 0
T14 1620 0 0 0
T15 2532 7 0 0
T16 1741 0 0 0
T17 145779 0 0 0
T18 18613 0 0 0
T19 193009 4 0 0
T24 0 9 0 0
T25 0 5 0 0
T78 0 11 0 0
T80 0 5 0 0
T111 0 1 0 0
T112 0 9 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 377331233 5045 0 0
T1 456563 16 0 0
T2 590775 9 0 0
T4 120900 0 0 0
T6 8971 0 0 0
T14 1620 0 0 0
T15 2532 9 0 0
T16 1741 0 0 0
T17 145779 0 0 0
T18 18613 0 0 0
T19 193009 4 0 0
T24 0 9 0 0
T25 0 5 0 0
T78 0 14 0 0
T80 0 8 0 0
T82 0 3 0 0
T112 0 10 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 187768297 4132 0 0
T1 228546 14 0 0
T2 295260 3 0 0
T4 34501 0 0 0
T6 4439 0 0 0
T14 784 0 0 0
T15 1361 6 0 0
T16 831 0 0 0
T17 72877 0 0 0
T18 9294 0 0 0
T19 96523 4 0 0
T24 0 9 0 0
T25 0 5 0 0
T78 0 8 0 0
T80 0 5 0 0
T111 0 1 0 0
T112 0 7 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 187768297 4744 0 0
T1 228546 16 0 0
T2 295260 6 0 0
T4 34501 0 0 0
T6 4439 0 0 0
T14 784 0 0 0
T15 1361 9 0 0
T16 831 0 0 0
T17 72877 0 0 0
T18 9294 0 0 0
T19 96523 4 0 0
T24 0 9 0 0
T25 0 5 0 0
T78 0 11 0 0
T80 0 8 0 0
T82 0 3 0 0
T112 0 10 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T1,T15
10CoveredT1,T15,T2
11CoveredT1,T15,T2

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 377331233 4236 0 0
g_div2.Div2Whole_A 377331233 5045 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 377331233 4236 0 0
T1 456563 15 0 0
T2 590775 7 0 0
T4 120900 0 0 0
T6 8971 0 0 0
T14 1620 0 0 0
T15 2532 7 0 0
T16 1741 0 0 0
T17 145779 0 0 0
T18 18613 0 0 0
T19 193009 4 0 0
T24 0 9 0 0
T25 0 5 0 0
T78 0 11 0 0
T80 0 5 0 0
T111 0 1 0 0
T112 0 9 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 377331233 5045 0 0
T1 456563 16 0 0
T2 590775 9 0 0
T4 120900 0 0 0
T6 8971 0 0 0
T14 1620 0 0 0
T15 2532 9 0 0
T16 1741 0 0 0
T17 145779 0 0 0
T18 18613 0 0 0
T19 193009 4 0 0
T24 0 9 0 0
T25 0 5 0 0
T78 0 14 0 0
T80 0 8 0 0
T82 0 3 0 0
T112 0 10 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T1,T15
10CoveredT1,T15,T2
11CoveredT1,T15,T2

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 187768297 4132 0 0
g_div4.Div4Whole_A 187768297 4744 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 187768297 4132 0 0
T1 228546 14 0 0
T2 295260 3 0 0
T4 34501 0 0 0
T6 4439 0 0 0
T14 784 0 0 0
T15 1361 6 0 0
T16 831 0 0 0
T17 72877 0 0 0
T18 9294 0 0 0
T19 96523 4 0 0
T24 0 9 0 0
T25 0 5 0 0
T78 0 8 0 0
T80 0 5 0 0
T111 0 1 0 0
T112 0 7 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 187768297 4744 0 0
T1 228546 16 0 0
T2 295260 6 0 0
T4 34501 0 0 0
T6 4439 0 0 0
T14 784 0 0 0
T15 1361 9 0 0
T16 831 0 0 0
T17 72877 0 0 0
T18 9294 0 0 0
T19 96523 4 0 0
T24 0 9 0 0
T25 0 5 0 0
T78 0 11 0 0
T80 0 8 0 0
T82 0 3 0 0
T112 0 10 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%