Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
14022386 |
14008152 |
0 |
0 |
T4 |
1978951 |
433942 |
0 |
0 |
T5 |
2048419 |
702307 |
0 |
0 |
T6 |
65109 |
60467 |
0 |
0 |
T7 |
54015 |
49932 |
0 |
0 |
T17 |
172855 |
170551 |
0 |
0 |
T18 |
100908 |
98599 |
0 |
0 |
T19 |
92764 |
89766 |
0 |
0 |
T24 |
84383 |
81671 |
0 |
0 |
T25 |
81991 |
80471 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
908373840 |
892311108 |
0 |
14490 |
T1 |
1033620 |
1032354 |
0 |
18 |
T4 |
181656 |
21738 |
0 |
18 |
T5 |
194298 |
52710 |
0 |
18 |
T6 |
10230 |
9402 |
0 |
18 |
T7 |
12048 |
11076 |
0 |
18 |
T17 |
9564 |
9408 |
0 |
18 |
T18 |
9078 |
8832 |
0 |
18 |
T19 |
21120 |
20358 |
0 |
18 |
T24 |
12906 |
12402 |
0 |
18 |
T25 |
7122 |
6954 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
5112565 |
5106399 |
0 |
21 |
T4 |
713462 |
86356 |
0 |
21 |
T5 |
734040 |
199604 |
0 |
21 |
T6 |
20328 |
18703 |
0 |
21 |
T7 |
14610 |
13433 |
0 |
21 |
T17 |
64013 |
63038 |
0 |
21 |
T18 |
35649 |
34718 |
0 |
21 |
T19 |
24851 |
23957 |
0 |
21 |
T24 |
26518 |
25497 |
0 |
21 |
T25 |
29148 |
28522 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
189496 |
0 |
0 |
T1 |
5112565 |
489 |
0 |
0 |
T2 |
0 |
1064 |
0 |
0 |
T3 |
0 |
1122 |
0 |
0 |
T4 |
526544 |
80 |
0 |
0 |
T5 |
734040 |
68 |
0 |
0 |
T6 |
13644 |
56 |
0 |
0 |
T7 |
14610 |
154 |
0 |
0 |
T17 |
64013 |
190 |
0 |
0 |
T18 |
35649 |
87 |
0 |
0 |
T19 |
24851 |
107 |
0 |
0 |
T20 |
12994 |
85 |
0 |
0 |
T21 |
8185 |
0 |
0 |
0 |
T24 |
26518 |
117 |
0 |
0 |
T25 |
29148 |
12 |
0 |
0 |
T81 |
0 |
92 |
0 |
0 |
T120 |
0 |
124 |
0 |
0 |
T123 |
0 |
101 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
7876201 |
7869165 |
0 |
0 |
T4 |
1083833 |
325068 |
0 |
0 |
T5 |
1120081 |
449330 |
0 |
0 |
T6 |
34551 |
32323 |
0 |
0 |
T7 |
27357 |
25384 |
0 |
0 |
T17 |
99278 |
98066 |
0 |
0 |
T18 |
56181 |
55010 |
0 |
0 |
T19 |
46793 |
45412 |
0 |
0 |
T24 |
44959 |
43733 |
0 |
0 |
T25 |
45721 |
44956 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409801198 |
405270782 |
0 |
0 |
T1 |
834565 |
833471 |
0 |
0 |
T4 |
126366 |
15370 |
0 |
0 |
T5 |
129534 |
35281 |
0 |
0 |
T6 |
3274 |
3016 |
0 |
0 |
T7 |
2050 |
1888 |
0 |
0 |
T17 |
11773 |
11597 |
0 |
0 |
T18 |
6315 |
6153 |
0 |
0 |
T19 |
3447 |
3326 |
0 |
0 |
T24 |
4300 |
4138 |
0 |
0 |
T25 |
5182 |
5075 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409801198 |
405263765 |
0 |
2415 |
T1 |
834565 |
833453 |
0 |
3 |
T4 |
126366 |
15310 |
0 |
3 |
T5 |
129534 |
35230 |
0 |
3 |
T6 |
3274 |
3013 |
0 |
3 |
T7 |
2050 |
1885 |
0 |
3 |
T17 |
11773 |
11594 |
0 |
3 |
T18 |
6315 |
6150 |
0 |
3 |
T19 |
3447 |
3323 |
0 |
3 |
T24 |
4300 |
4135 |
0 |
3 |
T25 |
5182 |
5072 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409801198 |
27407 |
0 |
0 |
T1 |
834565 |
85 |
0 |
0 |
T2 |
0 |
452 |
0 |
0 |
T3 |
0 |
465 |
0 |
0 |
T5 |
129534 |
0 |
0 |
0 |
T7 |
2050 |
43 |
0 |
0 |
T17 |
11773 |
44 |
0 |
0 |
T18 |
6315 |
21 |
0 |
0 |
T19 |
3447 |
0 |
0 |
0 |
T20 |
10224 |
47 |
0 |
0 |
T21 |
2847 |
0 |
0 |
0 |
T24 |
4300 |
0 |
0 |
0 |
T25 |
5182 |
0 |
0 |
0 |
T81 |
0 |
39 |
0 |
0 |
T120 |
0 |
68 |
0 |
0 |
T123 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148718518 |
0 |
2415 |
T1 |
172270 |
172059 |
0 |
3 |
T4 |
30276 |
3623 |
0 |
3 |
T5 |
32383 |
8785 |
0 |
3 |
T6 |
1705 |
1567 |
0 |
3 |
T7 |
2008 |
1846 |
0 |
3 |
T17 |
1594 |
1568 |
0 |
3 |
T18 |
1513 |
1472 |
0 |
3 |
T19 |
3520 |
3393 |
0 |
3 |
T24 |
2151 |
2067 |
0 |
3 |
T25 |
1187 |
1159 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
17003 |
0 |
0 |
T1 |
172270 |
48 |
0 |
0 |
T2 |
0 |
291 |
0 |
0 |
T3 |
0 |
305 |
0 |
0 |
T5 |
32383 |
0 |
0 |
0 |
T7 |
2008 |
3 |
0 |
0 |
T17 |
1594 |
31 |
0 |
0 |
T18 |
1513 |
14 |
0 |
0 |
T19 |
3520 |
0 |
0 |
0 |
T20 |
1385 |
19 |
0 |
0 |
T21 |
2669 |
0 |
0 |
0 |
T24 |
2151 |
0 |
0 |
0 |
T25 |
1187 |
0 |
0 |
0 |
T81 |
0 |
27 |
0 |
0 |
T120 |
0 |
31 |
0 |
0 |
T123 |
0 |
29 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T7,T1,T17 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T1,T17 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148718518 |
0 |
2415 |
T1 |
172270 |
172059 |
0 |
3 |
T4 |
30276 |
3623 |
0 |
3 |
T5 |
32383 |
8785 |
0 |
3 |
T6 |
1705 |
1567 |
0 |
3 |
T7 |
2008 |
1846 |
0 |
3 |
T17 |
1594 |
1568 |
0 |
3 |
T18 |
1513 |
1472 |
0 |
3 |
T19 |
3520 |
3393 |
0 |
3 |
T24 |
2151 |
2067 |
0 |
3 |
T25 |
1187 |
1159 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
19328 |
0 |
0 |
T1 |
172270 |
70 |
0 |
0 |
T2 |
0 |
321 |
0 |
0 |
T3 |
0 |
352 |
0 |
0 |
T5 |
32383 |
0 |
0 |
0 |
T7 |
2008 |
41 |
0 |
0 |
T17 |
1594 |
47 |
0 |
0 |
T18 |
1513 |
12 |
0 |
0 |
T19 |
3520 |
0 |
0 |
0 |
T20 |
1385 |
19 |
0 |
0 |
T21 |
2669 |
0 |
0 |
0 |
T24 |
2151 |
0 |
0 |
0 |
T25 |
1187 |
0 |
0 |
0 |
T81 |
0 |
26 |
0 |
0 |
T120 |
0 |
25 |
0 |
0 |
T123 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
434662883 |
0 |
0 |
T1 |
983365 |
982826 |
0 |
0 |
T4 |
131636 |
75610 |
0 |
0 |
T5 |
134935 |
78895 |
0 |
0 |
T6 |
3411 |
3270 |
0 |
0 |
T7 |
2136 |
1995 |
0 |
0 |
T17 |
12263 |
12123 |
0 |
0 |
T18 |
6577 |
6466 |
0 |
0 |
T19 |
3591 |
3536 |
0 |
0 |
T24 |
4479 |
4453 |
0 |
0 |
T25 |
5398 |
5329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
434662883 |
0 |
0 |
T1 |
983365 |
982826 |
0 |
0 |
T4 |
131636 |
75610 |
0 |
0 |
T5 |
134935 |
78895 |
0 |
0 |
T6 |
3411 |
3270 |
0 |
0 |
T7 |
2136 |
1995 |
0 |
0 |
T17 |
12263 |
12123 |
0 |
0 |
T18 |
6577 |
6466 |
0 |
0 |
T19 |
3591 |
3536 |
0 |
0 |
T24 |
4479 |
4453 |
0 |
0 |
T25 |
5398 |
5329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409801198 |
407576426 |
0 |
0 |
T1 |
834565 |
834047 |
0 |
0 |
T4 |
126366 |
72582 |
0 |
0 |
T5 |
129534 |
75736 |
0 |
0 |
T6 |
3274 |
3140 |
0 |
0 |
T7 |
2050 |
1915 |
0 |
0 |
T17 |
11773 |
11638 |
0 |
0 |
T18 |
6315 |
6208 |
0 |
0 |
T19 |
3447 |
3395 |
0 |
0 |
T24 |
4300 |
4275 |
0 |
0 |
T25 |
5182 |
5116 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
409801198 |
407576426 |
0 |
0 |
T1 |
834565 |
834047 |
0 |
0 |
T4 |
126366 |
72582 |
0 |
0 |
T5 |
129534 |
75736 |
0 |
0 |
T6 |
3274 |
3140 |
0 |
0 |
T7 |
2050 |
1915 |
0 |
0 |
T17 |
11773 |
11638 |
0 |
0 |
T18 |
6315 |
6208 |
0 |
0 |
T19 |
3447 |
3395 |
0 |
0 |
T24 |
4300 |
4275 |
0 |
0 |
T25 |
5182 |
5116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205447380 |
205447380 |
0 |
0 |
T1 |
418541 |
418541 |
0 |
0 |
T4 |
36295 |
36295 |
0 |
0 |
T5 |
37869 |
37869 |
0 |
0 |
T6 |
1570 |
1570 |
0 |
0 |
T7 |
1037 |
1037 |
0 |
0 |
T17 |
7160 |
7160 |
0 |
0 |
T18 |
3164 |
3164 |
0 |
0 |
T19 |
1698 |
1698 |
0 |
0 |
T24 |
2138 |
2138 |
0 |
0 |
T25 |
2558 |
2558 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205447380 |
205447380 |
0 |
0 |
T1 |
418541 |
418541 |
0 |
0 |
T4 |
36295 |
36295 |
0 |
0 |
T5 |
37869 |
37869 |
0 |
0 |
T6 |
1570 |
1570 |
0 |
0 |
T7 |
1037 |
1037 |
0 |
0 |
T17 |
7160 |
7160 |
0 |
0 |
T18 |
3164 |
3164 |
0 |
0 |
T19 |
1698 |
1698 |
0 |
0 |
T24 |
2138 |
2138 |
0 |
0 |
T25 |
2558 |
2558 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102723095 |
102723095 |
0 |
0 |
T1 |
209268 |
209268 |
0 |
0 |
T4 |
18150 |
18150 |
0 |
0 |
T5 |
18935 |
18935 |
0 |
0 |
T6 |
785 |
785 |
0 |
0 |
T7 |
517 |
517 |
0 |
0 |
T17 |
3580 |
3580 |
0 |
0 |
T18 |
1582 |
1582 |
0 |
0 |
T19 |
849 |
849 |
0 |
0 |
T24 |
1069 |
1069 |
0 |
0 |
T25 |
1279 |
1279 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102723095 |
102723095 |
0 |
0 |
T1 |
209268 |
209268 |
0 |
0 |
T4 |
18150 |
18150 |
0 |
0 |
T5 |
18935 |
18935 |
0 |
0 |
T6 |
785 |
785 |
0 |
0 |
T7 |
517 |
517 |
0 |
0 |
T17 |
3580 |
3580 |
0 |
0 |
T18 |
1582 |
1582 |
0 |
0 |
T19 |
849 |
849 |
0 |
0 |
T24 |
1069 |
1069 |
0 |
0 |
T25 |
1279 |
1279 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209733488 |
208608271 |
0 |
0 |
T1 |
463382 |
463121 |
0 |
0 |
T4 |
63186 |
36293 |
0 |
0 |
T5 |
64770 |
37871 |
0 |
0 |
T6 |
1637 |
1570 |
0 |
0 |
T7 |
1025 |
958 |
0 |
0 |
T17 |
5886 |
5819 |
0 |
0 |
T18 |
3157 |
3104 |
0 |
0 |
T19 |
1724 |
1698 |
0 |
0 |
T24 |
2151 |
2138 |
0 |
0 |
T25 |
2590 |
2558 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
209733488 |
208608271 |
0 |
0 |
T1 |
463382 |
463121 |
0 |
0 |
T4 |
63186 |
36293 |
0 |
0 |
T5 |
64770 |
37871 |
0 |
0 |
T6 |
1637 |
1570 |
0 |
0 |
T7 |
1025 |
958 |
0 |
0 |
T17 |
5886 |
5819 |
0 |
0 |
T18 |
3157 |
3104 |
0 |
0 |
T19 |
1724 |
1698 |
0 |
0 |
T24 |
2151 |
2138 |
0 |
0 |
T25 |
2590 |
2558 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148718518 |
0 |
2415 |
T1 |
172270 |
172059 |
0 |
3 |
T4 |
30276 |
3623 |
0 |
3 |
T5 |
32383 |
8785 |
0 |
3 |
T6 |
1705 |
1567 |
0 |
3 |
T7 |
2008 |
1846 |
0 |
3 |
T17 |
1594 |
1568 |
0 |
3 |
T18 |
1513 |
1472 |
0 |
3 |
T19 |
3520 |
3393 |
0 |
3 |
T24 |
2151 |
2067 |
0 |
3 |
T25 |
1187 |
1159 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148718518 |
0 |
2415 |
T1 |
172270 |
172059 |
0 |
3 |
T4 |
30276 |
3623 |
0 |
3 |
T5 |
32383 |
8785 |
0 |
3 |
T6 |
1705 |
1567 |
0 |
3 |
T7 |
2008 |
1846 |
0 |
3 |
T17 |
1594 |
1568 |
0 |
3 |
T18 |
1513 |
1472 |
0 |
3 |
T19 |
3520 |
3393 |
0 |
3 |
T24 |
2151 |
2067 |
0 |
3 |
T25 |
1187 |
1159 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148718518 |
0 |
2415 |
T1 |
172270 |
172059 |
0 |
3 |
T4 |
30276 |
3623 |
0 |
3 |
T5 |
32383 |
8785 |
0 |
3 |
T6 |
1705 |
1567 |
0 |
3 |
T7 |
2008 |
1846 |
0 |
3 |
T17 |
1594 |
1568 |
0 |
3 |
T18 |
1513 |
1472 |
0 |
3 |
T19 |
3520 |
3393 |
0 |
3 |
T24 |
2151 |
2067 |
0 |
3 |
T25 |
1187 |
1159 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148718518 |
0 |
2415 |
T1 |
172270 |
172059 |
0 |
3 |
T4 |
30276 |
3623 |
0 |
3 |
T5 |
32383 |
8785 |
0 |
3 |
T6 |
1705 |
1567 |
0 |
3 |
T7 |
2008 |
1846 |
0 |
3 |
T17 |
1594 |
1568 |
0 |
3 |
T18 |
1513 |
1472 |
0 |
3 |
T19 |
3520 |
3393 |
0 |
3 |
T24 |
2151 |
2067 |
0 |
3 |
T25 |
1187 |
1159 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148718518 |
0 |
2415 |
T1 |
172270 |
172059 |
0 |
3 |
T4 |
30276 |
3623 |
0 |
3 |
T5 |
32383 |
8785 |
0 |
3 |
T6 |
1705 |
1567 |
0 |
3 |
T7 |
2008 |
1846 |
0 |
3 |
T17 |
1594 |
1568 |
0 |
3 |
T18 |
1513 |
1472 |
0 |
3 |
T19 |
3520 |
3393 |
0 |
3 |
T24 |
2151 |
2067 |
0 |
3 |
T25 |
1187 |
1159 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148718518 |
0 |
2415 |
T1 |
172270 |
172059 |
0 |
3 |
T4 |
30276 |
3623 |
0 |
3 |
T5 |
32383 |
8785 |
0 |
3 |
T6 |
1705 |
1567 |
0 |
3 |
T7 |
2008 |
1846 |
0 |
3 |
T17 |
1594 |
1568 |
0 |
3 |
T18 |
1513 |
1472 |
0 |
3 |
T19 |
3520 |
3393 |
0 |
3 |
T24 |
2151 |
2067 |
0 |
3 |
T25 |
1187 |
1159 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151395640 |
148725713 |
0 |
0 |
T1 |
172270 |
172077 |
0 |
0 |
T4 |
30276 |
3683 |
0 |
0 |
T5 |
32383 |
8836 |
0 |
0 |
T6 |
1705 |
1570 |
0 |
0 |
T7 |
2008 |
1849 |
0 |
0 |
T17 |
1594 |
1571 |
0 |
0 |
T18 |
1513 |
1475 |
0 |
0 |
T19 |
3520 |
3396 |
0 |
0 |
T24 |
2151 |
2070 |
0 |
0 |
T25 |
1187 |
1162 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432210668 |
0 |
2415 |
T1 |
983365 |
982207 |
0 |
3 |
T4 |
131636 |
15950 |
0 |
3 |
T5 |
134935 |
36701 |
0 |
3 |
T6 |
3411 |
3139 |
0 |
3 |
T7 |
2136 |
1964 |
0 |
3 |
T17 |
12263 |
12077 |
0 |
3 |
T18 |
6577 |
6406 |
0 |
3 |
T19 |
3591 |
3462 |
0 |
3 |
T24 |
4479 |
4307 |
0 |
3 |
T25 |
5398 |
5283 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
31471 |
0 |
0 |
T1 |
983365 |
62 |
0 |
0 |
T4 |
131636 |
20 |
0 |
0 |
T5 |
134935 |
17 |
0 |
0 |
T6 |
3411 |
12 |
0 |
0 |
T7 |
2136 |
13 |
0 |
0 |
T17 |
12263 |
19 |
0 |
0 |
T18 |
6577 |
13 |
0 |
0 |
T19 |
3591 |
35 |
0 |
0 |
T24 |
4479 |
27 |
0 |
0 |
T25 |
5398 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432210668 |
0 |
2415 |
T1 |
983365 |
982207 |
0 |
3 |
T4 |
131636 |
15950 |
0 |
3 |
T5 |
134935 |
36701 |
0 |
3 |
T6 |
3411 |
3139 |
0 |
3 |
T7 |
2136 |
1964 |
0 |
3 |
T17 |
12263 |
12077 |
0 |
3 |
T18 |
6577 |
6406 |
0 |
3 |
T19 |
3591 |
3462 |
0 |
3 |
T24 |
4479 |
4307 |
0 |
3 |
T25 |
5398 |
5283 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
31682 |
0 |
0 |
T1 |
983365 |
82 |
0 |
0 |
T4 |
131636 |
20 |
0 |
0 |
T5 |
134935 |
17 |
0 |
0 |
T6 |
3411 |
12 |
0 |
0 |
T7 |
2136 |
24 |
0 |
0 |
T17 |
12263 |
15 |
0 |
0 |
T18 |
6577 |
11 |
0 |
0 |
T19 |
3591 |
21 |
0 |
0 |
T24 |
4479 |
31 |
0 |
0 |
T25 |
5398 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432210668 |
0 |
2415 |
T1 |
983365 |
982207 |
0 |
3 |
T4 |
131636 |
15950 |
0 |
3 |
T5 |
134935 |
36701 |
0 |
3 |
T6 |
3411 |
3139 |
0 |
3 |
T7 |
2136 |
1964 |
0 |
3 |
T17 |
12263 |
12077 |
0 |
3 |
T18 |
6577 |
6406 |
0 |
3 |
T19 |
3591 |
3462 |
0 |
3 |
T24 |
4479 |
4307 |
0 |
3 |
T25 |
5398 |
5283 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
31199 |
0 |
0 |
T1 |
983365 |
60 |
0 |
0 |
T4 |
131636 |
20 |
0 |
0 |
T5 |
134935 |
17 |
0 |
0 |
T6 |
3411 |
12 |
0 |
0 |
T7 |
2136 |
15 |
0 |
0 |
T17 |
12263 |
17 |
0 |
0 |
T18 |
6577 |
7 |
0 |
0 |
T19 |
3591 |
27 |
0 |
0 |
T24 |
4479 |
29 |
0 |
0 |
T25 |
5398 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432210668 |
0 |
2415 |
T1 |
983365 |
982207 |
0 |
3 |
T4 |
131636 |
15950 |
0 |
3 |
T5 |
134935 |
36701 |
0 |
3 |
T6 |
3411 |
3139 |
0 |
3 |
T7 |
2136 |
1964 |
0 |
3 |
T17 |
12263 |
12077 |
0 |
3 |
T18 |
6577 |
6406 |
0 |
3 |
T19 |
3591 |
3462 |
0 |
3 |
T24 |
4479 |
4307 |
0 |
3 |
T25 |
5398 |
5283 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
31406 |
0 |
0 |
T1 |
983365 |
82 |
0 |
0 |
T4 |
131636 |
20 |
0 |
0 |
T5 |
134935 |
17 |
0 |
0 |
T6 |
3411 |
20 |
0 |
0 |
T7 |
2136 |
15 |
0 |
0 |
T17 |
12263 |
17 |
0 |
0 |
T18 |
6577 |
9 |
0 |
0 |
T19 |
3591 |
24 |
0 |
0 |
T24 |
4479 |
30 |
0 |
0 |
T25 |
5398 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437016983 |
432217742 |
0 |
0 |
T1 |
983365 |
982225 |
0 |
0 |
T4 |
131636 |
16010 |
0 |
0 |
T5 |
134935 |
36752 |
0 |
0 |
T6 |
3411 |
3142 |
0 |
0 |
T7 |
2136 |
1967 |
0 |
0 |
T17 |
12263 |
12080 |
0 |
0 |
T18 |
6577 |
6409 |
0 |
0 |
T19 |
3591 |
3465 |
0 |
0 |
T24 |
4479 |
4310 |
0 |
0 |
T25 |
5398 |
5286 |
0 |
0 |