Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T6,T7
10CoveredT1,T17,T18
11CoveredT7,T1,T17

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 409801623 4370 0 0
g_div2.Div2Whole_A 409801623 5200 0 0
g_div4.Div4Stepped_A 205447756 4284 0 0
g_div4.Div4Whole_A 205447756 4913 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409801623 4370 0 0
T1 834566 16 0 0
T2 0 75 0 0
T3 0 71 0 0
T5 129534 0 0 0
T7 2051 3 0 0
T17 11773 12 0 0
T18 6315 2 0 0
T19 3448 0 0 0
T20 10225 4 0 0
T21 2847 0 0 0
T24 4301 0 0 0
T25 5182 0 0 0
T81 0 8 0 0
T120 0 1 0 0
T123 0 5 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409801623 5200 0 0
T1 834566 17 0 0
T2 0 85 0 0
T3 0 91 0 0
T5 129534 0 0 0
T7 2051 11 0 0
T17 11773 12 0 0
T18 6315 3 0 0
T19 3448 0 0 0
T20 10225 6 0 0
T21 2847 0 0 0
T24 4301 0 0 0
T25 5182 0 0 0
T81 0 8 0 0
T120 0 10 0 0
T123 0 10 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 205447756 4284 0 0
T1 418542 16 0 0
T2 0 75 0 0
T3 0 67 0 0
T5 37870 0 0 0
T7 1037 3 0 0
T17 7161 12 0 0
T18 3165 2 0 0
T19 1698 0 0 0
T20 5510 4 0 0
T21 1357 0 0 0
T24 2138 0 0 0
T25 2559 0 0 0
T81 0 8 0 0
T120 0 1 0 0
T123 0 5 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 205447756 4913 0 0
T1 418542 17 0 0
T2 0 85 0 0
T3 0 83 0 0
T5 37870 0 0 0
T7 1037 8 0 0
T17 7161 12 0 0
T18 3165 3 0 0
T19 1698 0 0 0
T20 5510 6 0 0
T21 1357 0 0 0
T24 2138 0 0 0
T25 2559 0 0 0
T81 0 8 0 0
T120 0 6 0 0
T123 0 10 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T6,T7
10CoveredT1,T17,T18
11CoveredT7,T1,T17

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 409801623 4370 0 0
g_div2.Div2Whole_A 409801623 5200 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409801623 4370 0 0
T1 834566 16 0 0
T2 0 75 0 0
T3 0 71 0 0
T5 129534 0 0 0
T7 2051 3 0 0
T17 11773 12 0 0
T18 6315 2 0 0
T19 3448 0 0 0
T20 10225 4 0 0
T21 2847 0 0 0
T24 4301 0 0 0
T25 5182 0 0 0
T81 0 8 0 0
T120 0 1 0 0
T123 0 5 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409801623 5200 0 0
T1 834566 17 0 0
T2 0 85 0 0
T3 0 91 0 0
T5 129534 0 0 0
T7 2051 11 0 0
T17 11773 12 0 0
T18 6315 3 0 0
T19 3448 0 0 0
T20 10225 6 0 0
T21 2847 0 0 0
T24 4301 0 0 0
T25 5182 0 0 0
T81 0 8 0 0
T120 0 10 0 0
T123 0 10 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T6,T7
10CoveredT1,T17,T18
11CoveredT7,T1,T17

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 205447756 4284 0 0
g_div4.Div4Whole_A 205447756 4913 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 205447756 4284 0 0
T1 418542 16 0 0
T2 0 75 0 0
T3 0 67 0 0
T5 37870 0 0 0
T7 1037 3 0 0
T17 7161 12 0 0
T18 3165 2 0 0
T19 1698 0 0 0
T20 5510 4 0 0
T21 1357 0 0 0
T24 2138 0 0 0
T25 2559 0 0 0
T81 0 8 0 0
T120 0 1 0 0
T123 0 5 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 205447756 4913 0 0
T1 418542 17 0 0
T2 0 85 0 0
T3 0 83 0 0
T5 37870 0 0 0
T7 1037 8 0 0
T17 7161 12 0 0
T18 3165 3 0 0
T19 1698 0 0 0
T20 5510 6 0 0
T21 1357 0 0 0
T24 2138 0 0 0
T25 2559 0 0 0
T81 0 8 0 0
T120 0 6 0 0
T123 0 10 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%