Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3494162 |
3485497 |
0 |
0 |
T4 |
3510077 |
3505595 |
0 |
0 |
T5 |
68842 |
64549 |
0 |
0 |
T6 |
108536 |
107086 |
0 |
0 |
T16 |
56683 |
52326 |
0 |
0 |
T21 |
57897 |
55809 |
0 |
0 |
T22 |
48610 |
46159 |
0 |
0 |
T23 |
119360 |
115929 |
0 |
0 |
T24 |
46054 |
42937 |
0 |
0 |
T25 |
74542 |
72518 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1017795096 |
1001254230 |
0 |
14490 |
T1 |
285216 |
284400 |
0 |
18 |
T4 |
868572 |
867468 |
0 |
18 |
T5 |
10644 |
9882 |
0 |
18 |
T6 |
9732 |
9564 |
0 |
18 |
T16 |
12912 |
11820 |
0 |
18 |
T21 |
5028 |
4812 |
0 |
18 |
T22 |
5346 |
5028 |
0 |
18 |
T23 |
20538 |
19884 |
0 |
18 |
T24 |
7314 |
6768 |
0 |
18 |
T25 |
7128 |
6900 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1253478 |
1249828 |
0 |
21 |
T4 |
896708 |
895417 |
0 |
21 |
T5 |
21508 |
19974 |
0 |
21 |
T6 |
38226 |
37600 |
0 |
21 |
T16 |
15196 |
13905 |
0 |
21 |
T21 |
20598 |
19743 |
0 |
21 |
T22 |
16517 |
15558 |
0 |
21 |
T23 |
36119 |
34978 |
0 |
21 |
T24 |
14347 |
13238 |
0 |
21 |
T25 |
25965 |
25176 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
204341 |
0 |
0 |
T1 |
1253478 |
489 |
0 |
0 |
T2 |
1190242 |
1423 |
0 |
0 |
T4 |
512892 |
4 |
0 |
0 |
T5 |
21508 |
158 |
0 |
0 |
T6 |
38226 |
105 |
0 |
0 |
T9 |
0 |
258 |
0 |
0 |
T10 |
0 |
319 |
0 |
0 |
T16 |
15196 |
12 |
0 |
0 |
T17 |
0 |
23 |
0 |
0 |
T18 |
0 |
121 |
0 |
0 |
T20 |
0 |
13 |
0 |
0 |
T21 |
20598 |
16 |
0 |
0 |
T22 |
16517 |
31 |
0 |
0 |
T23 |
36119 |
135 |
0 |
0 |
T24 |
14347 |
88 |
0 |
0 |
T25 |
25965 |
47 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1955468 |
1951113 |
0 |
0 |
T4 |
1744797 |
1742671 |
0 |
0 |
T5 |
36690 |
34654 |
0 |
0 |
T6 |
60578 |
59883 |
0 |
0 |
T16 |
28575 |
26562 |
0 |
0 |
T21 |
32271 |
31215 |
0 |
0 |
T22 |
26747 |
25534 |
0 |
0 |
T23 |
62703 |
61028 |
0 |
0 |
T24 |
24393 |
22892 |
0 |
0 |
T25 |
41449 |
40403 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490998608 |
486455759 |
0 |
0 |
T1 |
205622 |
204980 |
0 |
0 |
T4 |
94292 |
94116 |
0 |
0 |
T5 |
3476 |
3231 |
0 |
0 |
T6 |
6770 |
6663 |
0 |
0 |
T16 |
2108 |
1932 |
0 |
0 |
T21 |
3662 |
3514 |
0 |
0 |
T22 |
2851 |
2689 |
0 |
0 |
T23 |
5665 |
5489 |
0 |
0 |
T24 |
2173 |
1997 |
0 |
0 |
T25 |
4565 |
4431 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490998608 |
486448865 |
0 |
2415 |
T1 |
205622 |
204968 |
0 |
3 |
T4 |
94292 |
94113 |
0 |
3 |
T5 |
3476 |
3228 |
0 |
3 |
T6 |
6770 |
6660 |
0 |
3 |
T16 |
2108 |
1929 |
0 |
3 |
T21 |
3662 |
3511 |
0 |
3 |
T22 |
2851 |
2686 |
0 |
3 |
T23 |
5665 |
5486 |
0 |
3 |
T24 |
2173 |
1994 |
0 |
3 |
T25 |
4565 |
4428 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490998608 |
29315 |
0 |
0 |
T1 |
205622 |
129 |
0 |
0 |
T2 |
376396 |
599 |
0 |
0 |
T5 |
3476 |
39 |
0 |
0 |
T6 |
6770 |
27 |
0 |
0 |
T9 |
0 |
106 |
0 |
0 |
T10 |
0 |
126 |
0 |
0 |
T16 |
2108 |
0 |
0 |
0 |
T17 |
0 |
11 |
0 |
0 |
T18 |
0 |
66 |
0 |
0 |
T21 |
3662 |
0 |
0 |
0 |
T22 |
2851 |
6 |
0 |
0 |
T23 |
5665 |
0 |
0 |
0 |
T24 |
2173 |
0 |
0 |
0 |
T25 |
4565 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166875705 |
0 |
2415 |
T1 |
47536 |
47400 |
0 |
3 |
T4 |
144762 |
144578 |
0 |
3 |
T5 |
1774 |
1647 |
0 |
3 |
T6 |
1622 |
1594 |
0 |
3 |
T16 |
2152 |
1970 |
0 |
3 |
T21 |
838 |
802 |
0 |
3 |
T22 |
891 |
838 |
0 |
3 |
T23 |
3423 |
3314 |
0 |
3 |
T24 |
1219 |
1128 |
0 |
3 |
T25 |
1188 |
1150 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
18246 |
0 |
0 |
T1 |
47536 |
90 |
0 |
0 |
T2 |
406923 |
381 |
0 |
0 |
T5 |
1774 |
27 |
0 |
0 |
T6 |
1622 |
3 |
0 |
0 |
T9 |
0 |
68 |
0 |
0 |
T10 |
0 |
93 |
0 |
0 |
T16 |
2152 |
0 |
0 |
0 |
T18 |
0 |
32 |
0 |
0 |
T20 |
0 |
13 |
0 |
0 |
T21 |
838 |
0 |
0 |
0 |
T22 |
891 |
9 |
0 |
0 |
T23 |
3423 |
0 |
0 |
0 |
T24 |
1219 |
0 |
0 |
0 |
T25 |
1188 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T22 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166875705 |
0 |
2415 |
T1 |
47536 |
47400 |
0 |
3 |
T4 |
144762 |
144578 |
0 |
3 |
T5 |
1774 |
1647 |
0 |
3 |
T6 |
1622 |
1594 |
0 |
3 |
T16 |
2152 |
1970 |
0 |
3 |
T21 |
838 |
802 |
0 |
3 |
T22 |
891 |
838 |
0 |
3 |
T23 |
3423 |
3314 |
0 |
3 |
T24 |
1219 |
1128 |
0 |
3 |
T25 |
1188 |
1150 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
20614 |
0 |
0 |
T1 |
47536 |
100 |
0 |
0 |
T2 |
406923 |
443 |
0 |
0 |
T5 |
1774 |
32 |
0 |
0 |
T6 |
1622 |
29 |
0 |
0 |
T9 |
0 |
84 |
0 |
0 |
T10 |
0 |
100 |
0 |
0 |
T16 |
2152 |
0 |
0 |
0 |
T17 |
0 |
12 |
0 |
0 |
T18 |
0 |
23 |
0 |
0 |
T21 |
838 |
0 |
0 |
0 |
T22 |
891 |
9 |
0 |
0 |
T23 |
3423 |
0 |
0 |
0 |
T24 |
1219 |
0 |
0 |
0 |
T25 |
1188 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
521176460 |
0 |
0 |
T1 |
238196 |
237813 |
0 |
0 |
T4 |
128223 |
128097 |
0 |
0 |
T5 |
3621 |
3509 |
0 |
0 |
T6 |
7053 |
7013 |
0 |
0 |
T16 |
2196 |
2112 |
0 |
0 |
T21 |
3815 |
3717 |
0 |
0 |
T22 |
2971 |
2873 |
0 |
0 |
T23 |
5902 |
5776 |
0 |
0 |
T24 |
2434 |
2336 |
0 |
0 |
T25 |
4756 |
4644 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
521176460 |
0 |
0 |
T1 |
238196 |
237813 |
0 |
0 |
T4 |
128223 |
128097 |
0 |
0 |
T5 |
3621 |
3509 |
0 |
0 |
T6 |
7053 |
7013 |
0 |
0 |
T16 |
2196 |
2112 |
0 |
0 |
T21 |
3815 |
3717 |
0 |
0 |
T22 |
2971 |
2873 |
0 |
0 |
T23 |
5902 |
5776 |
0 |
0 |
T24 |
2434 |
2336 |
0 |
0 |
T25 |
4756 |
4644 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490998608 |
488692842 |
0 |
0 |
T1 |
205622 |
205254 |
0 |
0 |
T4 |
94292 |
94171 |
0 |
0 |
T5 |
3476 |
3369 |
0 |
0 |
T6 |
6770 |
6732 |
0 |
0 |
T16 |
2108 |
2028 |
0 |
0 |
T21 |
3662 |
3568 |
0 |
0 |
T22 |
2851 |
2758 |
0 |
0 |
T23 |
5665 |
5544 |
0 |
0 |
T24 |
2173 |
2080 |
0 |
0 |
T25 |
4565 |
4458 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
490998608 |
488692842 |
0 |
0 |
T1 |
205622 |
205254 |
0 |
0 |
T4 |
94292 |
94171 |
0 |
0 |
T5 |
3476 |
3369 |
0 |
0 |
T6 |
6770 |
6732 |
0 |
0 |
T16 |
2108 |
2028 |
0 |
0 |
T21 |
3662 |
3568 |
0 |
0 |
T22 |
2851 |
2758 |
0 |
0 |
T23 |
5665 |
5544 |
0 |
0 |
T24 |
2173 |
2080 |
0 |
0 |
T25 |
4565 |
4458 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
244658226 |
244658226 |
0 |
0 |
T1 |
104291 |
104291 |
0 |
0 |
T4 |
47086 |
47086 |
0 |
0 |
T5 |
1820 |
1820 |
0 |
0 |
T6 |
3618 |
3618 |
0 |
0 |
T16 |
1014 |
1014 |
0 |
0 |
T21 |
1784 |
1784 |
0 |
0 |
T22 |
1513 |
1513 |
0 |
0 |
T23 |
2772 |
2772 |
0 |
0 |
T24 |
1040 |
1040 |
0 |
0 |
T25 |
2463 |
2463 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
244658226 |
244658226 |
0 |
0 |
T1 |
104291 |
104291 |
0 |
0 |
T4 |
47086 |
47086 |
0 |
0 |
T5 |
1820 |
1820 |
0 |
0 |
T6 |
3618 |
3618 |
0 |
0 |
T16 |
1014 |
1014 |
0 |
0 |
T21 |
1784 |
1784 |
0 |
0 |
T22 |
1513 |
1513 |
0 |
0 |
T23 |
2772 |
2772 |
0 |
0 |
T24 |
1040 |
1040 |
0 |
0 |
T25 |
2463 |
2463 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122328416 |
122328416 |
0 |
0 |
T1 |
52143 |
52143 |
0 |
0 |
T4 |
23543 |
23543 |
0 |
0 |
T5 |
908 |
908 |
0 |
0 |
T6 |
1808 |
1808 |
0 |
0 |
T16 |
507 |
507 |
0 |
0 |
T21 |
892 |
892 |
0 |
0 |
T22 |
757 |
757 |
0 |
0 |
T23 |
1386 |
1386 |
0 |
0 |
T24 |
520 |
520 |
0 |
0 |
T25 |
1231 |
1231 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122328416 |
122328416 |
0 |
0 |
T1 |
52143 |
52143 |
0 |
0 |
T4 |
23543 |
23543 |
0 |
0 |
T5 |
908 |
908 |
0 |
0 |
T6 |
1808 |
1808 |
0 |
0 |
T16 |
507 |
507 |
0 |
0 |
T21 |
892 |
892 |
0 |
0 |
T22 |
757 |
757 |
0 |
0 |
T23 |
1386 |
1386 |
0 |
0 |
T24 |
520 |
520 |
0 |
0 |
T25 |
1231 |
1231 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
251361123 |
250198965 |
0 |
0 |
T1 |
117216 |
117032 |
0 |
0 |
T4 |
70189 |
70128 |
0 |
0 |
T5 |
1737 |
1684 |
0 |
0 |
T6 |
3385 |
3366 |
0 |
0 |
T16 |
1054 |
1015 |
0 |
0 |
T21 |
1830 |
1784 |
0 |
0 |
T22 |
1425 |
1379 |
0 |
0 |
T23 |
2832 |
2772 |
0 |
0 |
T24 |
1176 |
1130 |
0 |
0 |
T25 |
2282 |
2229 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
251361123 |
250198965 |
0 |
0 |
T1 |
117216 |
117032 |
0 |
0 |
T4 |
70189 |
70128 |
0 |
0 |
T5 |
1737 |
1684 |
0 |
0 |
T6 |
3385 |
3366 |
0 |
0 |
T16 |
1054 |
1015 |
0 |
0 |
T21 |
1830 |
1784 |
0 |
0 |
T22 |
1425 |
1379 |
0 |
0 |
T23 |
2832 |
2772 |
0 |
0 |
T24 |
1176 |
1130 |
0 |
0 |
T25 |
2282 |
2229 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166875705 |
0 |
2415 |
T1 |
47536 |
47400 |
0 |
3 |
T4 |
144762 |
144578 |
0 |
3 |
T5 |
1774 |
1647 |
0 |
3 |
T6 |
1622 |
1594 |
0 |
3 |
T16 |
2152 |
1970 |
0 |
3 |
T21 |
838 |
802 |
0 |
3 |
T22 |
891 |
838 |
0 |
3 |
T23 |
3423 |
3314 |
0 |
3 |
T24 |
1219 |
1128 |
0 |
3 |
T25 |
1188 |
1150 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166875705 |
0 |
2415 |
T1 |
47536 |
47400 |
0 |
3 |
T4 |
144762 |
144578 |
0 |
3 |
T5 |
1774 |
1647 |
0 |
3 |
T6 |
1622 |
1594 |
0 |
3 |
T16 |
2152 |
1970 |
0 |
3 |
T21 |
838 |
802 |
0 |
3 |
T22 |
891 |
838 |
0 |
3 |
T23 |
3423 |
3314 |
0 |
3 |
T24 |
1219 |
1128 |
0 |
3 |
T25 |
1188 |
1150 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166875705 |
0 |
2415 |
T1 |
47536 |
47400 |
0 |
3 |
T4 |
144762 |
144578 |
0 |
3 |
T5 |
1774 |
1647 |
0 |
3 |
T6 |
1622 |
1594 |
0 |
3 |
T16 |
2152 |
1970 |
0 |
3 |
T21 |
838 |
802 |
0 |
3 |
T22 |
891 |
838 |
0 |
3 |
T23 |
3423 |
3314 |
0 |
3 |
T24 |
1219 |
1128 |
0 |
3 |
T25 |
1188 |
1150 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166875705 |
0 |
2415 |
T1 |
47536 |
47400 |
0 |
3 |
T4 |
144762 |
144578 |
0 |
3 |
T5 |
1774 |
1647 |
0 |
3 |
T6 |
1622 |
1594 |
0 |
3 |
T16 |
2152 |
1970 |
0 |
3 |
T21 |
838 |
802 |
0 |
3 |
T22 |
891 |
838 |
0 |
3 |
T23 |
3423 |
3314 |
0 |
3 |
T24 |
1219 |
1128 |
0 |
3 |
T25 |
1188 |
1150 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166875705 |
0 |
2415 |
T1 |
47536 |
47400 |
0 |
3 |
T4 |
144762 |
144578 |
0 |
3 |
T5 |
1774 |
1647 |
0 |
3 |
T6 |
1622 |
1594 |
0 |
3 |
T16 |
2152 |
1970 |
0 |
3 |
T21 |
838 |
802 |
0 |
3 |
T22 |
891 |
838 |
0 |
3 |
T23 |
3423 |
3314 |
0 |
3 |
T24 |
1219 |
1128 |
0 |
3 |
T25 |
1188 |
1150 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166875705 |
0 |
2415 |
T1 |
47536 |
47400 |
0 |
3 |
T4 |
144762 |
144578 |
0 |
3 |
T5 |
1774 |
1647 |
0 |
3 |
T6 |
1622 |
1594 |
0 |
3 |
T16 |
2152 |
1970 |
0 |
3 |
T21 |
838 |
802 |
0 |
3 |
T22 |
891 |
838 |
0 |
3 |
T23 |
3423 |
3314 |
0 |
3 |
T24 |
1219 |
1128 |
0 |
3 |
T25 |
1188 |
1150 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169632516 |
166882775 |
0 |
0 |
T1 |
47536 |
47412 |
0 |
0 |
T4 |
144762 |
144581 |
0 |
0 |
T5 |
1774 |
1650 |
0 |
0 |
T6 |
1622 |
1597 |
0 |
0 |
T16 |
2152 |
1973 |
0 |
0 |
T21 |
838 |
805 |
0 |
0 |
T22 |
891 |
841 |
0 |
0 |
T23 |
3423 |
3317 |
0 |
0 |
T24 |
1219 |
1131 |
0 |
0 |
T25 |
1188 |
1153 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518825728 |
0 |
2415 |
T1 |
238196 |
237515 |
0 |
3 |
T4 |
128223 |
128037 |
0 |
3 |
T5 |
3621 |
3363 |
0 |
3 |
T6 |
7053 |
6938 |
0 |
3 |
T16 |
2196 |
2009 |
0 |
3 |
T21 |
3815 |
3657 |
0 |
3 |
T22 |
2971 |
2799 |
0 |
3 |
T23 |
5902 |
5716 |
0 |
3 |
T24 |
2434 |
2247 |
0 |
3 |
T25 |
4756 |
4612 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
34027 |
0 |
0 |
T1 |
238196 |
41 |
0 |
0 |
T4 |
128223 |
1 |
0 |
0 |
T5 |
3621 |
12 |
0 |
0 |
T6 |
7053 |
11 |
0 |
0 |
T16 |
2196 |
3 |
0 |
0 |
T21 |
3815 |
5 |
0 |
0 |
T22 |
2971 |
2 |
0 |
0 |
T23 |
5902 |
34 |
0 |
0 |
T24 |
2434 |
20 |
0 |
0 |
T25 |
4756 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518825728 |
0 |
2415 |
T1 |
238196 |
237515 |
0 |
3 |
T4 |
128223 |
128037 |
0 |
3 |
T5 |
3621 |
3363 |
0 |
3 |
T6 |
7053 |
6938 |
0 |
3 |
T16 |
2196 |
2009 |
0 |
3 |
T21 |
3815 |
3657 |
0 |
3 |
T22 |
2971 |
2799 |
0 |
3 |
T23 |
5902 |
5716 |
0 |
3 |
T24 |
2434 |
2247 |
0 |
3 |
T25 |
4756 |
4612 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
33819 |
0 |
0 |
T1 |
238196 |
41 |
0 |
0 |
T4 |
128223 |
1 |
0 |
0 |
T5 |
3621 |
18 |
0 |
0 |
T6 |
7053 |
13 |
0 |
0 |
T16 |
2196 |
3 |
0 |
0 |
T21 |
3815 |
1 |
0 |
0 |
T22 |
2971 |
1 |
0 |
0 |
T23 |
5902 |
45 |
0 |
0 |
T24 |
2434 |
24 |
0 |
0 |
T25 |
4756 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518825728 |
0 |
2415 |
T1 |
238196 |
237515 |
0 |
3 |
T4 |
128223 |
128037 |
0 |
3 |
T5 |
3621 |
3363 |
0 |
3 |
T6 |
7053 |
6938 |
0 |
3 |
T16 |
2196 |
2009 |
0 |
3 |
T21 |
3815 |
3657 |
0 |
3 |
T22 |
2971 |
2799 |
0 |
3 |
T23 |
5902 |
5716 |
0 |
3 |
T24 |
2434 |
2247 |
0 |
3 |
T25 |
4756 |
4612 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
34210 |
0 |
0 |
T1 |
238196 |
47 |
0 |
0 |
T4 |
128223 |
1 |
0 |
0 |
T5 |
3621 |
12 |
0 |
0 |
T6 |
7053 |
9 |
0 |
0 |
T16 |
2196 |
3 |
0 |
0 |
T21 |
3815 |
5 |
0 |
0 |
T22 |
2971 |
2 |
0 |
0 |
T23 |
5902 |
30 |
0 |
0 |
T24 |
2434 |
24 |
0 |
0 |
T25 |
4756 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518825728 |
0 |
2415 |
T1 |
238196 |
237515 |
0 |
3 |
T4 |
128223 |
128037 |
0 |
3 |
T5 |
3621 |
3363 |
0 |
3 |
T6 |
7053 |
6938 |
0 |
3 |
T16 |
2196 |
2009 |
0 |
3 |
T21 |
3815 |
3657 |
0 |
3 |
T22 |
2971 |
2799 |
0 |
3 |
T23 |
5902 |
5716 |
0 |
3 |
T24 |
2434 |
2247 |
0 |
3 |
T25 |
4756 |
4612 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
34110 |
0 |
0 |
T1 |
238196 |
41 |
0 |
0 |
T4 |
128223 |
1 |
0 |
0 |
T5 |
3621 |
18 |
0 |
0 |
T6 |
7053 |
13 |
0 |
0 |
T16 |
2196 |
3 |
0 |
0 |
T21 |
3815 |
5 |
0 |
0 |
T22 |
2971 |
2 |
0 |
0 |
T23 |
5902 |
26 |
0 |
0 |
T24 |
2434 |
20 |
0 |
0 |
T25 |
4756 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
523609009 |
518832663 |
0 |
0 |
T1 |
238196 |
237527 |
0 |
0 |
T4 |
128223 |
128040 |
0 |
0 |
T5 |
3621 |
3366 |
0 |
0 |
T6 |
7053 |
6941 |
0 |
0 |
T16 |
2196 |
2012 |
0 |
0 |
T21 |
3815 |
3660 |
0 |
0 |
T22 |
2971 |
2802 |
0 |
0 |
T23 |
5902 |
5719 |
0 |
0 |
T24 |
2434 |
2250 |
0 |
0 |
T25 |
4756 |
4615 |
0 |
0 |