Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T1,T20
11CoveredT7,T8,T9

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 445693628 4395 0 0
g_div2.Div2Whole_A 445693628 5111 0 0
g_div4.Div4Stepped_A 222009868 4293 0 0
g_div4.Div4Whole_A 222009868 4903 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445693628 4395 0 0
T1 892055 93 0 0
T3 0 66 0 0
T4 38371 0 0 0
T6 72638 0 0 0
T7 8389 12 0 0
T8 2067 3 0 0
T9 4573 1 0 0
T19 1805 0 0 0
T20 8158 11 0 0
T21 4394 10 0 0
T23 0 17 0 0
T26 2213 0 0 0
T62 0 9 0 0
T94 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445693628 5111 0 0
T1 892055 121 0 0
T3 0 67 0 0
T4 38371 0 0 0
T6 72638 0 0 0
T7 8389 14 0 0
T8 2067 3 0 0
T9 4573 1 0 0
T19 1805 0 0 0
T20 8158 13 0 0
T21 4394 12 0 0
T23 0 17 0 0
T26 2213 0 0 0
T62 0 9 0 0
T94 0 4 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 222009868 4293 0 0
T1 445547 91 0 0
T3 0 66 0 0
T4 14109 0 0 0
T6 36307 0 0 0
T7 4954 12 0 0
T8 1089 2 0 0
T9 2315 1 0 0
T19 870 0 0 0
T20 4661 11 0 0
T21 2429 10 0 0
T23 0 17 0 0
T26 1087 0 0 0
T62 0 9 0 0
T94 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 222009868 4903 0 0
T1 445547 120 0 0
T3 0 67 0 0
T4 14109 0 0 0
T6 36307 0 0 0
T7 4954 14 0 0
T8 1089 3 0 0
T9 2315 1 0 0
T19 870 0 0 0
T20 4661 13 0 0
T21 2429 12 0 0
T23 0 17 0 0
T26 1087 0 0 0
T62 0 9 0 0
T94 0 4 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T1,T20
11CoveredT7,T8,T9

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 445693628 4395 0 0
g_div2.Div2Whole_A 445693628 5111 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445693628 4395 0 0
T1 892055 93 0 0
T3 0 66 0 0
T4 38371 0 0 0
T6 72638 0 0 0
T7 8389 12 0 0
T8 2067 3 0 0
T9 4573 1 0 0
T19 1805 0 0 0
T20 8158 11 0 0
T21 4394 10 0 0
T23 0 17 0 0
T26 2213 0 0 0
T62 0 9 0 0
T94 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445693628 5111 0 0
T1 892055 121 0 0
T3 0 67 0 0
T4 38371 0 0 0
T6 72638 0 0 0
T7 8389 14 0 0
T8 2067 3 0 0
T9 4573 1 0 0
T19 1805 0 0 0
T20 8158 13 0 0
T21 4394 12 0 0
T23 0 17 0 0
T26 2213 0 0 0
T62 0 9 0 0
T94 0 4 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T1,T20
11CoveredT7,T8,T9

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 222009868 4293 0 0
g_div4.Div4Whole_A 222009868 4903 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 222009868 4293 0 0
T1 445547 91 0 0
T3 0 66 0 0
T4 14109 0 0 0
T6 36307 0 0 0
T7 4954 12 0 0
T8 1089 2 0 0
T9 2315 1 0 0
T19 870 0 0 0
T20 4661 11 0 0
T21 2429 10 0 0
T23 0 17 0 0
T26 1087 0 0 0
T62 0 9 0 0
T94 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 222009868 4903 0 0
T1 445547 120 0 0
T3 0 67 0 0
T4 14109 0 0 0
T6 36307 0 0 0
T7 4954 14 0 0
T8 1089 3 0 0
T9 2315 1 0 0
T19 870 0 0 0
T20 4661 13 0 0
T21 2429 12 0 0
T23 0 17 0 0
T26 1087 0 0 0
T62 0 9 0 0
T94 0 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%