Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.66 96.24 80.88 91.53 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 83.59 94.90 76.09 88.37 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.66 96.24 80.88 91.53 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 83.59 94.90 76.09 88.37 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 97.74 86.76 94.92 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 87.44 96.94 84.78 93.02 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.66 96.24 80.88 91.53 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 83.59 94.90 76.09 88.37 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.66 96.24 80.88 91.53 90.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 83.59 94.90 76.09 88.37 75.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.39 100.00 93.55 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 97.73 100.00 90.91 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00

Line Coverage for Module : prim_reg_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Module : prim_reg_cdc
TotalCoveredPercent
Conditions151386.67
Logical151386.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT2,T4,T27
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT1,T2,T3
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Module : prim_reg_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Module : prim_reg_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 1670007450 1527944 0 0
DstReqKnown_A 2147483647 2147483647 0 0
SrcAckBusyChk_A 1670007450 294360 0 0
SrcBusyKnown_A 1670007450 1647130200 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1670007450 1527944 0 0
T1 2073150 2856 0 0
T2 4902560 23033 0 0
T3 0 37070 0 0
T4 0 972 0 0
T5 16270 0 0 0
T6 14080 0 0 0
T10 0 14625 0 0
T11 0 2514 0 0
T17 9880 0 0 0
T18 9520 0 0 0
T19 14370 0 0 0
T20 17680 0 0 0
T21 10510 0 0 0
T22 19070 0 0 0
T23 0 570 0 0
T27 0 171 0 0
T28 0 1517 0 0
T29 0 3294 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2147483647 2147483647 0 0
T1 1336878 1336320 0 0
T2 4700402 4693340 0 0
T5 9422 8654 0 0
T6 37546 36164 0 0
T17 22606 21688 0 0
T18 120232 118714 0 0
T19 38052 37284 0 0
T20 53214 52178 0 0
T21 13344 12118 0 0
T22 12016 10636 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1670007450 294360 0 0
T1 2073150 360 0 0
T2 4902560 4795 0 0
T3 0 4765 0 0
T4 0 280 0 0
T5 16270 0 0 0
T6 14080 0 0 0
T10 0 4460 0 0
T11 0 320 0 0
T17 9880 0 0 0
T18 9520 0 0 0
T19 14370 0 0 0
T20 17680 0 0 0
T21 10510 0 0 0
T22 19070 0 0 0
T23 0 60 0 0
T27 0 29 0 0
T28 0 320 0 0
T29 0 400 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1670007450 1647130200 0 0
T1 2073150 2072190 0 0
T2 4902560 4892610 0 0
T5 16270 14880 0 0
T6 14080 13510 0 0
T17 9880 9510 0 0
T18 9520 9390 0 0
T19 14370 14040 0 0
T20 17680 17240 0 0
T21 10510 9380 0 0
T22 19070 16670 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT1,T2,T3
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 95583 0 0
DstReqKnown_A 513567446 509463571 0 0
SrcAckBusyChk_A 167000745 26473 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 95583 0 0
T1 207315 178 0 0
T2 490256 1623 0 0
T3 0 2317 0 0
T4 0 48 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 1114 0 0
T11 0 157 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 35 0 0
T27 0 8 0 0
T28 0 111 0 0
T29 0 236 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 513567446 509463571 0 0
T1 203075 202982 0 0
T2 993946 992226 0 0
T5 1430 1296 0 0
T6 5636 5405 0 0
T17 3543 3395 0 0
T18 18290 18032 0 0
T19 5751 5616 0 0
T20 7075 6899 0 0
T21 2020 1803 0 0
T22 1831 1600 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 26473 0 0
T1 207315 36 0 0
T2 490256 475 0 0
T3 0 471 0 0
T4 0 20 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 443 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 2 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT1,T2,T3
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 136216 0 0
DstReqKnown_A 256560235 255526491 0 0
SrcAckBusyChk_A 167000745 26473 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 136216 0 0
T1 207315 286 0 0
T2 490256 2291 0 0
T3 0 3681 0 0
T4 0 68 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 1506 0 0
T11 0 254 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 55 0 0
T27 0 13 0 0
T28 0 151 0 0
T29 0 339 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 256560235 255526491 0 0
T1 101519 101491 0 0
T2 496693 496322 0 0
T5 676 648 0 0
T6 2966 2897 0 0
T17 1753 1698 0 0
T18 9085 9016 0 0
T19 2939 2911 0 0
T20 5752 5704 0 0
T21 1025 984 0 0
T22 903 834 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 26473 0 0
T1 207315 36 0 0
T2 490256 475 0 0
T3 0 471 0 0
T4 0 20 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 443 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 2 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT1,T2,T3
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 217905 0 0
DstReqKnown_A 128279479 127762722 0 0
SrcAckBusyChk_A 167000745 26473 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 217905 0 0
T1 207315 505 0 0
T2 490256 3613 0 0
T3 0 6379 0 0
T4 0 96 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 2041 0 0
T11 0 427 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 98 0 0
T27 0 20 0 0
T28 0 235 0 0
T29 0 568 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128279479 127762722 0 0
T1 50759 50745 0 0
T2 248345 248160 0 0
T5 338 324 0 0
T6 1482 1447 0 0
T17 876 848 0 0
T18 4542 4508 0 0
T19 1469 1455 0 0
T20 2874 2850 0 0
T21 513 492 0 0
T22 452 417 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 26473 0 0
T1 207315 36 0 0
T2 490256 475 0 0
T3 0 471 0 0
T4 0 20 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 443 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 2 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT1,T2,T3
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 93445 0 0
DstReqKnown_A 547013675 542704269 0 0
SrcAckBusyChk_A 167000745 26473 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 93445 0 0
T1 207315 175 0 0
T2 490256 1589 0 0
T3 0 2262 0 0
T4 0 48 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 1114 0 0
T11 0 155 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 40 0 0
T27 0 8 0 0
T28 0 108 0 0
T29 0 192 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 547013675 542704269 0 0
T1 211543 211446 0 0
T2 105976 105760 0 0
T5 1502 1361 0 0
T6 5871 5630 0 0
T17 3422 3267 0 0
T18 19053 18784 0 0
T19 5991 5851 0 0
T20 7369 7186 0 0
T21 2104 1878 0 0
T22 1907 1667 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 26473 0 0
T1 207315 36 0 0
T2 490256 475 0 0
T3 0 471 0 0
T4 0 20 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 443 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 2 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT1,T2,T3
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 133522 0 0
DstReqKnown_A 262673717 260602707 0 0
SrcAckBusyChk_A 167000745 26033 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 133522 0 0
T1 207315 293 0 0
T2 490256 2290 0 0
T3 0 3671 0 0
T4 0 43 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 1502 0 0
T11 0 252 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 55 0 0
T27 0 7 0 0
T28 0 156 0 0
T29 0 312 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 262673717 260602707 0 0
T1 101543 101496 0 0
T2 505241 504202 0 0
T5 765 698 0 0
T6 2818 2703 0 0
T17 1709 1636 0 0
T18 9146 9017 0 0
T19 2876 2809 0 0
T20 3537 3450 0 0
T21 1010 902 0 0
T22 915 800 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 26033 0 0
T1 207315 36 0 0
T2 490256 475 0 0
T3 0 471 0 0
T4 0 10 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 443 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 1 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT2,T4,T27
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 119279 0 0
DstReqKnown_A 513567446 509463571 0 0
SrcAckBusyChk_A 167000745 32552 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 119279 0 0
T1 207315 179 0 0
T2 490256 1651 0 0
T3 0 2364 0 0
T4 0 99 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 1125 0 0
T11 0 159 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 34 0 0
T27 0 16 0 0
T28 0 110 0 0
T29 0 236 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 513567446 509463571 0 0
T1 203075 202982 0 0
T2 993946 992226 0 0
T5 1430 1296 0 0
T6 5636 5405 0 0
T17 3543 3395 0 0
T18 18290 18032 0 0
T19 5751 5616 0 0
T20 7075 6899 0 0
T21 2020 1803 0 0
T22 1831 1600 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 32552 0 0
T1 207315 36 0 0
T2 490256 484 0 0
T3 0 482 0 0
T4 0 40 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 449 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 4 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT2,T4,T27
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 170312 0 0
DstReqKnown_A 256560235 255526491 0 0
SrcAckBusyChk_A 167000745 32475 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 170312 0 0
T1 207315 285 0 0
T2 490256 2328 0 0
T3 0 3743 0 0
T4 0 139 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 1509 0 0
T11 0 250 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 57 0 0
T27 0 22 0 0
T28 0 150 0 0
T29 0 328 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 256560235 255526491 0 0
T1 101519 101491 0 0
T2 496693 496322 0 0
T5 676 648 0 0
T6 2966 2897 0 0
T17 1753 1698 0 0
T18 9085 9016 0 0
T19 2939 2911 0 0
T20 5752 5704 0 0
T21 1025 984 0 0
T22 903 834 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 32475 0 0
T1 207315 36 0 0
T2 490256 484 0 0
T3 0 482 0 0
T4 0 40 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 449 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 4 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT2,T4,T27
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 275761 0 0
DstReqKnown_A 128279479 127762722 0 0
SrcAckBusyChk_A 167000745 32464 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 275761 0 0
T1 207315 497 0 0
T2 490256 3682 0 0
T3 0 6576 0 0
T4 0 198 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 2086 0 0
T11 0 451 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 101 0 0
T27 0 38 0 0
T28 0 238 0 0
T29 0 579 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 128279479 127762722 0 0
T1 50759 50745 0 0
T2 248345 248160 0 0
T5 338 324 0 0
T6 1482 1447 0 0
T17 876 848 0 0
T18 4542 4508 0 0
T19 1469 1455 0 0
T20 2874 2850 0 0
T21 513 492 0 0
T22 452 417 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 32464 0 0
T1 207315 36 0 0
T2 490256 484 0 0
T3 0 482 0 0
T4 0 40 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 449 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 4 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT2,T4,T27
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 116343 0 0
DstReqKnown_A 547013675 542704269 0 0
SrcAckBusyChk_A 167000745 32576 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 116343 0 0
T1 207315 175 0 0
T2 490256 1636 0 0
T3 0 2307 0 0
T4 0 99 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 1125 0 0
T11 0 154 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 40 0 0
T27 0 15 0 0
T28 0 109 0 0
T29 0 190 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 547013675 542704269 0 0
T1 211543 211446 0 0
T2 105976 105760 0 0
T5 1502 1361 0 0
T6 5871 5630 0 0
T17 3422 3267 0 0
T18 19053 18784 0 0
T19 5991 5851 0 0
T20 7369 7186 0 0
T21 2104 1878 0 0
T22 1907 1667 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 32576 0 0
T1 207315 36 0 0
T2 490256 484 0 0
T3 0 482 0 0
T4 0 40 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 449 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 4 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT2,T4,T27
10CoveredT1,T2,T4

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T5,T6
01Unreachable
10CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T5,T6
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T5,T6
0 1 - Covered T1,T2,T4
0 0 1 Covered T1,T2,T4
0 0 0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 167000745 169578 0 0
DstReqKnown_A 262673717 260602707 0 0
SrcAckBusyChk_A 167000745 32368 0 0
SrcBusyKnown_A 167000745 164713020 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 169578 0 0
T1 207315 283 0 0
T2 490256 2330 0 0
T3 0 3770 0 0
T4 0 134 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 1503 0 0
T11 0 255 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 55 0 0
T27 0 24 0 0
T28 0 149 0 0
T29 0 314 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 262673717 260602707 0 0
T1 101543 101496 0 0
T2 505241 504202 0 0
T5 765 698 0 0
T6 2818 2703 0 0
T17 1709 1636 0 0
T18 9146 9017 0 0
T19 2876 2809 0 0
T20 3537 3450 0 0
T21 1010 902 0 0
T22 915 800 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 32368 0 0
T1 207315 36 0 0
T2 490256 484 0 0
T3 0 482 0 0
T4 0 30 0 0
T5 1627 0 0 0
T6 1408 0 0 0
T10 0 449 0 0
T11 0 32 0 0
T17 988 0 0 0
T18 952 0 0 0
T19 1437 0 0 0
T20 1768 0 0 0
T21 1051 0 0 0
T22 1907 0 0 0
T23 0 6 0 0
T27 0 4 0 0
T28 0 32 0 0
T29 0 40 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 167000745 164713020 0 0
T1 207315 207219 0 0
T2 490256 489261 0 0
T5 1627 1488 0 0
T6 1408 1351 0 0
T17 988 951 0 0
T18 952 939 0 0
T19 1437 1404 0 0
T20 1768 1724 0 0
T21 1051 938 0 0
T22 1907 1667 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%