Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5343613 |
5323487 |
0 |
0 |
T2 |
7202329 |
7168869 |
0 |
0 |
T4 |
2165696 |
606721 |
0 |
0 |
T5 |
851660 |
118727 |
0 |
0 |
T6 |
102989 |
99480 |
0 |
0 |
T17 |
98668 |
96650 |
0 |
0 |
T18 |
75096 |
72686 |
0 |
0 |
T19 |
65984 |
64358 |
0 |
0 |
T20 |
99040 |
96903 |
0 |
0 |
T21 |
1727491 |
259969 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1033495710 |
1016898978 |
0 |
14490 |
T1 |
856344 |
852732 |
0 |
18 |
T2 |
1209582 |
1201866 |
0 |
18 |
T4 |
211500 |
38466 |
0 |
18 |
T5 |
192042 |
12918 |
0 |
18 |
T6 |
9894 |
9498 |
0 |
18 |
T17 |
9444 |
9198 |
0 |
18 |
T18 |
10656 |
10242 |
0 |
18 |
T19 |
10326 |
10014 |
0 |
18 |
T20 |
4002 |
3888 |
0 |
18 |
T21 |
268986 |
19152 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1660951 |
1653848 |
0 |
21 |
T2 |
1364824 |
1355809 |
0 |
21 |
T4 |
769871 |
140832 |
0 |
21 |
T5 |
232892 |
15666 |
0 |
21 |
T6 |
36039 |
34627 |
0 |
21 |
T17 |
34391 |
33526 |
0 |
21 |
T18 |
24052 |
23131 |
0 |
21 |
T19 |
20523 |
19919 |
0 |
21 |
T20 |
38077 |
37116 |
0 |
21 |
T21 |
552903 |
39595 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
205076 |
0 |
0 |
T1 |
1660951 |
180 |
0 |
0 |
T2 |
1364824 |
2348 |
0 |
0 |
T4 |
769871 |
72 |
0 |
0 |
T5 |
232892 |
24 |
0 |
0 |
T6 |
36039 |
12 |
0 |
0 |
T10 |
0 |
1270 |
0 |
0 |
T11 |
0 |
176 |
0 |
0 |
T17 |
34391 |
119 |
0 |
0 |
T18 |
24052 |
122 |
0 |
0 |
T19 |
20523 |
147 |
0 |
0 |
T20 |
38077 |
24 |
0 |
0 |
T21 |
552903 |
60 |
0 |
0 |
T26 |
0 |
101 |
0 |
0 |
T29 |
0 |
41 |
0 |
0 |
T103 |
0 |
32 |
0 |
0 |
T104 |
0 |
155 |
0 |
0 |
T105 |
0 |
7 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2826318 |
2816634 |
0 |
0 |
T2 |
4627923 |
4611168 |
0 |
0 |
T4 |
1184325 |
426585 |
0 |
0 |
T5 |
426726 |
89909 |
0 |
0 |
T6 |
57056 |
55316 |
0 |
0 |
T17 |
54833 |
53887 |
0 |
0 |
T18 |
40388 |
39274 |
0 |
0 |
T19 |
35135 |
34386 |
0 |
0 |
T20 |
56961 |
55860 |
0 |
0 |
T21 |
905602 |
200637 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437983444 |
433649231 |
0 |
0 |
T1 |
233703 |
232581 |
0 |
0 |
T2 |
175898 |
174653 |
0 |
0 |
T4 |
135359 |
24828 |
0 |
0 |
T5 |
32686 |
2218 |
0 |
0 |
T6 |
6337 |
6092 |
0 |
0 |
T17 |
6047 |
5899 |
0 |
0 |
T18 |
3968 |
3820 |
0 |
0 |
T19 |
3305 |
3212 |
0 |
0 |
T20 |
7111 |
6935 |
0 |
0 |
T21 |
89657 |
6472 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437983444 |
433642304 |
0 |
2415 |
T1 |
233703 |
232560 |
0 |
3 |
T2 |
175898 |
174651 |
0 |
3 |
T4 |
135359 |
24774 |
0 |
3 |
T5 |
32686 |
2200 |
0 |
3 |
T6 |
6337 |
6089 |
0 |
3 |
T17 |
6047 |
5896 |
0 |
3 |
T18 |
3968 |
3817 |
0 |
3 |
T19 |
3305 |
3209 |
0 |
3 |
T20 |
7111 |
6932 |
0 |
3 |
T21 |
89657 |
6427 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437983444 |
29046 |
0 |
0 |
T1 |
233703 |
6 |
0 |
0 |
T2 |
175898 |
382 |
0 |
0 |
T4 |
135359 |
0 |
0 |
0 |
T5 |
32686 |
0 |
0 |
0 |
T6 |
6337 |
0 |
0 |
0 |
T10 |
0 |
522 |
0 |
0 |
T17 |
6047 |
36 |
0 |
0 |
T18 |
3968 |
39 |
0 |
0 |
T19 |
3305 |
35 |
0 |
0 |
T20 |
7111 |
0 |
0 |
0 |
T21 |
89657 |
0 |
0 |
0 |
T26 |
0 |
53 |
0 |
0 |
T29 |
0 |
19 |
0 |
0 |
T103 |
0 |
15 |
0 |
0 |
T104 |
0 |
90 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169483163 |
0 |
2415 |
T1 |
142724 |
142122 |
0 |
3 |
T2 |
201597 |
200311 |
0 |
3 |
T4 |
35250 |
6411 |
0 |
3 |
T5 |
32007 |
2153 |
0 |
3 |
T6 |
1649 |
1583 |
0 |
3 |
T17 |
1574 |
1533 |
0 |
3 |
T18 |
1776 |
1707 |
0 |
3 |
T19 |
1721 |
1669 |
0 |
3 |
T20 |
667 |
648 |
0 |
3 |
T21 |
44831 |
3192 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
18078 |
0 |
0 |
T1 |
142724 |
3 |
0 |
0 |
T2 |
201597 |
221 |
0 |
0 |
T4 |
35250 |
0 |
0 |
0 |
T5 |
32007 |
0 |
0 |
0 |
T6 |
1649 |
0 |
0 |
0 |
T10 |
0 |
341 |
0 |
0 |
T11 |
0 |
176 |
0 |
0 |
T17 |
1574 |
7 |
0 |
0 |
T18 |
1776 |
22 |
0 |
0 |
T19 |
1721 |
0 |
0 |
0 |
T20 |
667 |
0 |
0 |
0 |
T21 |
44831 |
0 |
0 |
0 |
T26 |
0 |
25 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T104 |
0 |
35 |
0 |
0 |
T105 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T17,T18 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T18 |
0 |
Covered |
T1,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169483163 |
0 |
2415 |
T1 |
142724 |
142122 |
0 |
3 |
T2 |
201597 |
200311 |
0 |
3 |
T4 |
35250 |
6411 |
0 |
3 |
T5 |
32007 |
2153 |
0 |
3 |
T6 |
1649 |
1583 |
0 |
3 |
T17 |
1574 |
1533 |
0 |
3 |
T18 |
1776 |
1707 |
0 |
3 |
T19 |
1721 |
1669 |
0 |
3 |
T20 |
667 |
648 |
0 |
3 |
T21 |
44831 |
3192 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
20439 |
0 |
0 |
T1 |
142724 |
8 |
0 |
0 |
T2 |
201597 |
307 |
0 |
0 |
T4 |
35250 |
0 |
0 |
0 |
T5 |
32007 |
0 |
0 |
0 |
T6 |
1649 |
0 |
0 |
0 |
T10 |
0 |
407 |
0 |
0 |
T17 |
1574 |
27 |
0 |
0 |
T18 |
1776 |
16 |
0 |
0 |
T19 |
1721 |
38 |
0 |
0 |
T20 |
667 |
0 |
0 |
0 |
T21 |
44831 |
0 |
0 |
0 |
T26 |
0 |
23 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
T103 |
0 |
17 |
0 |
0 |
T104 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
466470003 |
0 |
0 |
T1 |
285450 |
284825 |
0 |
0 |
T2 |
196433 |
195861 |
0 |
0 |
T4 |
141003 |
89949 |
0 |
0 |
T5 |
34048 |
21408 |
0 |
0 |
T6 |
6601 |
6461 |
0 |
0 |
T17 |
6299 |
6259 |
0 |
0 |
T18 |
4133 |
4093 |
0 |
0 |
T19 |
3444 |
3418 |
0 |
0 |
T20 |
7408 |
7296 |
0 |
0 |
T21 |
93396 |
48813 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
466470003 |
0 |
0 |
T1 |
285450 |
284825 |
0 |
0 |
T2 |
196433 |
195861 |
0 |
0 |
T4 |
141003 |
89949 |
0 |
0 |
T5 |
34048 |
21408 |
0 |
0 |
T6 |
6601 |
6461 |
0 |
0 |
T17 |
6299 |
6259 |
0 |
0 |
T18 |
4133 |
4093 |
0 |
0 |
T19 |
3444 |
3418 |
0 |
0 |
T20 |
7408 |
7296 |
0 |
0 |
T21 |
93396 |
48813 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437983444 |
435839985 |
0 |
0 |
T1 |
233703 |
233103 |
0 |
0 |
T2 |
175898 |
175349 |
0 |
0 |
T4 |
135359 |
86348 |
0 |
0 |
T5 |
32686 |
20552 |
0 |
0 |
T6 |
6337 |
6202 |
0 |
0 |
T17 |
6047 |
6008 |
0 |
0 |
T18 |
3968 |
3929 |
0 |
0 |
T19 |
3305 |
3280 |
0 |
0 |
T20 |
7111 |
7003 |
0 |
0 |
T21 |
89657 |
46858 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
437983444 |
435839985 |
0 |
0 |
T1 |
233703 |
233103 |
0 |
0 |
T2 |
175898 |
175349 |
0 |
0 |
T4 |
135359 |
86348 |
0 |
0 |
T5 |
32686 |
20552 |
0 |
0 |
T6 |
6337 |
6202 |
0 |
0 |
T17 |
6047 |
6008 |
0 |
0 |
T18 |
3968 |
3929 |
0 |
0 |
T19 |
3305 |
3280 |
0 |
0 |
T20 |
7111 |
7003 |
0 |
0 |
T21 |
89657 |
46858 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
218212595 |
218212595 |
0 |
0 |
T1 |
116589 |
116589 |
0 |
0 |
T2 |
878261 |
878261 |
0 |
0 |
T4 |
43178 |
43178 |
0 |
0 |
T5 |
10277 |
10277 |
0 |
0 |
T6 |
3101 |
3101 |
0 |
0 |
T17 |
3217 |
3217 |
0 |
0 |
T18 |
2077 |
2077 |
0 |
0 |
T19 |
1755 |
1755 |
0 |
0 |
T20 |
3502 |
3502 |
0 |
0 |
T21 |
23431 |
23431 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
218212595 |
218212595 |
0 |
0 |
T1 |
116589 |
116589 |
0 |
0 |
T2 |
878261 |
878261 |
0 |
0 |
T4 |
43178 |
43178 |
0 |
0 |
T5 |
10277 |
10277 |
0 |
0 |
T6 |
3101 |
3101 |
0 |
0 |
T17 |
3217 |
3217 |
0 |
0 |
T18 |
2077 |
2077 |
0 |
0 |
T19 |
1755 |
1755 |
0 |
0 |
T20 |
3502 |
3502 |
0 |
0 |
T21 |
23431 |
23431 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109105596 |
109105596 |
0 |
0 |
T1 |
58294 |
58294 |
0 |
0 |
T2 |
439125 |
439125 |
0 |
0 |
T4 |
21590 |
21590 |
0 |
0 |
T5 |
5138 |
5138 |
0 |
0 |
T6 |
1551 |
1551 |
0 |
0 |
T17 |
1607 |
1607 |
0 |
0 |
T18 |
1039 |
1039 |
0 |
0 |
T19 |
876 |
876 |
0 |
0 |
T20 |
1751 |
1751 |
0 |
0 |
T21 |
11717 |
11717 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109105596 |
109105596 |
0 |
0 |
T1 |
58294 |
58294 |
0 |
0 |
T2 |
439125 |
439125 |
0 |
0 |
T4 |
21590 |
21590 |
0 |
0 |
T5 |
5138 |
5138 |
0 |
0 |
T6 |
1551 |
1551 |
0 |
0 |
T17 |
1607 |
1607 |
0 |
0 |
T18 |
1039 |
1039 |
0 |
0 |
T19 |
876 |
876 |
0 |
0 |
T20 |
1751 |
1751 |
0 |
0 |
T21 |
11717 |
11717 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
225169357 |
224087737 |
0 |
0 |
T1 |
134138 |
133837 |
0 |
0 |
T2 |
942892 |
940150 |
0 |
0 |
T4 |
67683 |
43176 |
0 |
0 |
T5 |
16343 |
10276 |
0 |
0 |
T6 |
3168 |
3101 |
0 |
0 |
T17 |
3023 |
3004 |
0 |
0 |
T18 |
1983 |
1964 |
0 |
0 |
T19 |
1653 |
1641 |
0 |
0 |
T20 |
3555 |
3502 |
0 |
0 |
T21 |
44831 |
23432 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
225169357 |
224087737 |
0 |
0 |
T1 |
134138 |
133837 |
0 |
0 |
T2 |
942892 |
940150 |
0 |
0 |
T4 |
67683 |
43176 |
0 |
0 |
T5 |
16343 |
10276 |
0 |
0 |
T6 |
3168 |
3101 |
0 |
0 |
T17 |
3023 |
3004 |
0 |
0 |
T18 |
1983 |
1964 |
0 |
0 |
T19 |
1653 |
1641 |
0 |
0 |
T20 |
3555 |
3502 |
0 |
0 |
T21 |
44831 |
23432 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169483163 |
0 |
2415 |
T1 |
142724 |
142122 |
0 |
3 |
T2 |
201597 |
200311 |
0 |
3 |
T4 |
35250 |
6411 |
0 |
3 |
T5 |
32007 |
2153 |
0 |
3 |
T6 |
1649 |
1583 |
0 |
3 |
T17 |
1574 |
1533 |
0 |
3 |
T18 |
1776 |
1707 |
0 |
3 |
T19 |
1721 |
1669 |
0 |
3 |
T20 |
667 |
648 |
0 |
3 |
T21 |
44831 |
3192 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169483163 |
0 |
2415 |
T1 |
142724 |
142122 |
0 |
3 |
T2 |
201597 |
200311 |
0 |
3 |
T4 |
35250 |
6411 |
0 |
3 |
T5 |
32007 |
2153 |
0 |
3 |
T6 |
1649 |
1583 |
0 |
3 |
T17 |
1574 |
1533 |
0 |
3 |
T18 |
1776 |
1707 |
0 |
3 |
T19 |
1721 |
1669 |
0 |
3 |
T20 |
667 |
648 |
0 |
3 |
T21 |
44831 |
3192 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169483163 |
0 |
2415 |
T1 |
142724 |
142122 |
0 |
3 |
T2 |
201597 |
200311 |
0 |
3 |
T4 |
35250 |
6411 |
0 |
3 |
T5 |
32007 |
2153 |
0 |
3 |
T6 |
1649 |
1583 |
0 |
3 |
T17 |
1574 |
1533 |
0 |
3 |
T18 |
1776 |
1707 |
0 |
3 |
T19 |
1721 |
1669 |
0 |
3 |
T20 |
667 |
648 |
0 |
3 |
T21 |
44831 |
3192 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169483163 |
0 |
2415 |
T1 |
142724 |
142122 |
0 |
3 |
T2 |
201597 |
200311 |
0 |
3 |
T4 |
35250 |
6411 |
0 |
3 |
T5 |
32007 |
2153 |
0 |
3 |
T6 |
1649 |
1583 |
0 |
3 |
T17 |
1574 |
1533 |
0 |
3 |
T18 |
1776 |
1707 |
0 |
3 |
T19 |
1721 |
1669 |
0 |
3 |
T20 |
667 |
648 |
0 |
3 |
T21 |
44831 |
3192 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169483163 |
0 |
2415 |
T1 |
142724 |
142122 |
0 |
3 |
T2 |
201597 |
200311 |
0 |
3 |
T4 |
35250 |
6411 |
0 |
3 |
T5 |
32007 |
2153 |
0 |
3 |
T6 |
1649 |
1583 |
0 |
3 |
T17 |
1574 |
1533 |
0 |
3 |
T18 |
1776 |
1707 |
0 |
3 |
T19 |
1721 |
1669 |
0 |
3 |
T20 |
667 |
648 |
0 |
3 |
T21 |
44831 |
3192 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169483163 |
0 |
2415 |
T1 |
142724 |
142122 |
0 |
3 |
T2 |
201597 |
200311 |
0 |
3 |
T4 |
35250 |
6411 |
0 |
3 |
T5 |
32007 |
2153 |
0 |
3 |
T6 |
1649 |
1583 |
0 |
3 |
T17 |
1574 |
1533 |
0 |
3 |
T18 |
1776 |
1707 |
0 |
3 |
T19 |
1721 |
1669 |
0 |
3 |
T20 |
667 |
648 |
0 |
3 |
T21 |
44831 |
3192 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172249285 |
169490237 |
0 |
0 |
T1 |
142724 |
142143 |
0 |
0 |
T2 |
201597 |
200313 |
0 |
0 |
T4 |
35250 |
6482 |
0 |
0 |
T5 |
32007 |
2171 |
0 |
0 |
T6 |
1649 |
1586 |
0 |
0 |
T17 |
1574 |
1536 |
0 |
0 |
T18 |
1776 |
1710 |
0 |
0 |
T19 |
1721 |
1672 |
0 |
0 |
T20 |
667 |
651 |
0 |
0 |
T21 |
44831 |
3237 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464152623 |
0 |
2415 |
T1 |
285450 |
284261 |
0 |
3 |
T2 |
196433 |
195134 |
0 |
3 |
T4 |
141003 |
25809 |
0 |
3 |
T5 |
34048 |
2290 |
0 |
3 |
T6 |
6601 |
6343 |
0 |
3 |
T17 |
6299 |
6141 |
0 |
3 |
T18 |
4133 |
3975 |
0 |
3 |
T19 |
3444 |
3343 |
0 |
3 |
T20 |
7408 |
7222 |
0 |
3 |
T21 |
93396 |
6696 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
34437 |
0 |
0 |
T1 |
285450 |
38 |
0 |
0 |
T2 |
196433 |
388 |
0 |
0 |
T4 |
141003 |
18 |
0 |
0 |
T5 |
34048 |
6 |
0 |
0 |
T6 |
6601 |
3 |
0 |
0 |
T17 |
6299 |
12 |
0 |
0 |
T18 |
4133 |
13 |
0 |
0 |
T19 |
3444 |
17 |
0 |
0 |
T20 |
7408 |
5 |
0 |
0 |
T21 |
93396 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464152623 |
0 |
2415 |
T1 |
285450 |
284261 |
0 |
3 |
T2 |
196433 |
195134 |
0 |
3 |
T4 |
141003 |
25809 |
0 |
3 |
T5 |
34048 |
2290 |
0 |
3 |
T6 |
6601 |
6343 |
0 |
3 |
T17 |
6299 |
6141 |
0 |
3 |
T18 |
4133 |
3975 |
0 |
3 |
T19 |
3444 |
3343 |
0 |
3 |
T20 |
7408 |
7222 |
0 |
3 |
T21 |
93396 |
6696 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
34392 |
0 |
0 |
T1 |
285450 |
47 |
0 |
0 |
T2 |
196433 |
374 |
0 |
0 |
T4 |
141003 |
18 |
0 |
0 |
T5 |
34048 |
6 |
0 |
0 |
T6 |
6601 |
3 |
0 |
0 |
T17 |
6299 |
9 |
0 |
0 |
T18 |
4133 |
11 |
0 |
0 |
T19 |
3444 |
19 |
0 |
0 |
T20 |
7408 |
7 |
0 |
0 |
T21 |
93396 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464152623 |
0 |
2415 |
T1 |
285450 |
284261 |
0 |
3 |
T2 |
196433 |
195134 |
0 |
3 |
T4 |
141003 |
25809 |
0 |
3 |
T5 |
34048 |
2290 |
0 |
3 |
T6 |
6601 |
6343 |
0 |
3 |
T17 |
6299 |
6141 |
0 |
3 |
T18 |
4133 |
3975 |
0 |
3 |
T19 |
3444 |
3343 |
0 |
3 |
T20 |
7408 |
7222 |
0 |
3 |
T21 |
93396 |
6696 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
34439 |
0 |
0 |
T1 |
285450 |
42 |
0 |
0 |
T2 |
196433 |
341 |
0 |
0 |
T4 |
141003 |
18 |
0 |
0 |
T5 |
34048 |
6 |
0 |
0 |
T6 |
6601 |
3 |
0 |
0 |
T17 |
6299 |
11 |
0 |
0 |
T18 |
4133 |
13 |
0 |
0 |
T19 |
3444 |
21 |
0 |
0 |
T20 |
7408 |
7 |
0 |
0 |
T21 |
93396 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T6,T4 |
1 | Covered | T1,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T4 |
0 |
Covered |
T1,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464152623 |
0 |
2415 |
T1 |
285450 |
284261 |
0 |
3 |
T2 |
196433 |
195134 |
0 |
3 |
T4 |
141003 |
25809 |
0 |
3 |
T5 |
34048 |
2290 |
0 |
3 |
T6 |
6601 |
6343 |
0 |
3 |
T17 |
6299 |
6141 |
0 |
3 |
T18 |
4133 |
3975 |
0 |
3 |
T19 |
3444 |
3343 |
0 |
3 |
T20 |
7408 |
7222 |
0 |
3 |
T21 |
93396 |
6696 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
34245 |
0 |
0 |
T1 |
285450 |
36 |
0 |
0 |
T2 |
196433 |
335 |
0 |
0 |
T4 |
141003 |
18 |
0 |
0 |
T5 |
34048 |
6 |
0 |
0 |
T6 |
6601 |
3 |
0 |
0 |
T17 |
6299 |
17 |
0 |
0 |
T18 |
4133 |
8 |
0 |
0 |
T19 |
3444 |
17 |
0 |
0 |
T20 |
7408 |
5 |
0 |
0 |
T21 |
93396 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
468716257 |
464159604 |
0 |
0 |
T1 |
285450 |
284282 |
0 |
0 |
T2 |
196433 |
195136 |
0 |
0 |
T4 |
141003 |
25863 |
0 |
0 |
T5 |
34048 |
2308 |
0 |
0 |
T6 |
6601 |
6346 |
0 |
0 |
T17 |
6299 |
6144 |
0 |
0 |
T18 |
4133 |
3978 |
0 |
0 |
T19 |
3444 |
3346 |
0 |
0 |
T20 |
7408 |
7225 |
0 |
0 |
T21 |
93396 |
6741 |
0 |
0 |