Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT1,T6,T4
10CoveredT17,T18,T2
11CoveredT1,T17,T18

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 437983902 4726 0 0
g_div2.Div2Whole_A 437983902 5572 0 0
g_div4.Div4Stepped_A 218212992 4603 0 0
g_div4.Div4Whole_A 218212992 5244 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 437983902 4726 0 0
T1 233703 1 0 0
T2 175898 55 0 0
T4 135359 0 0 0
T5 32686 0 0 0
T6 6338 0 0 0
T10 0 95 0 0
T17 6047 7 0 0
T18 3968 2 0 0
T19 3306 6 0 0
T20 7112 0 0 0
T21 89658 0 0 0
T26 0 8 0 0
T29 0 2 0 0
T103 0 3 0 0
T104 0 13 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 437983902 5572 0 0
T1 233703 2 0 0
T2 175898 72 0 0
T4 135359 0 0 0
T5 32686 0 0 0
T6 6338 0 0 0
T10 0 101 0 0
T17 6047 8 0 0
T18 3968 4 0 0
T19 3306 8 0 0
T20 7112 0 0 0
T21 89658 0 0 0
T26 0 9 0 0
T29 0 2 0 0
T103 0 3 0 0
T104 0 13 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 218212992 4603 0 0
T1 116590 1 0 0
T2 878261 55 0 0
T4 43178 0 0 0
T5 10278 0 0 0
T6 3102 0 0 0
T10 0 95 0 0
T17 3218 7 0 0
T18 2077 2 0 0
T19 1756 6 0 0
T20 3502 0 0 0
T21 23431 0 0 0
T26 0 8 0 0
T29 0 2 0 0
T103 0 3 0 0
T104 0 13 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 218212992 5244 0 0
T1 116590 2 0 0
T2 878261 71 0 0
T4 43178 0 0 0
T5 10278 0 0 0
T6 3102 0 0 0
T10 0 101 0 0
T17 3218 8 0 0
T18 2077 4 0 0
T19 1756 8 0 0
T20 3502 0 0 0
T21 23431 0 0 0
T26 0 9 0 0
T29 0 2 0 0
T103 0 3 0 0
T104 0 12 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT1,T6,T4
10CoveredT17,T18,T2
11CoveredT1,T17,T18

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 437983902 4726 0 0
g_div2.Div2Whole_A 437983902 5572 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 437983902 4726 0 0
T1 233703 1 0 0
T2 175898 55 0 0
T4 135359 0 0 0
T5 32686 0 0 0
T6 6338 0 0 0
T10 0 95 0 0
T17 6047 7 0 0
T18 3968 2 0 0
T19 3306 6 0 0
T20 7112 0 0 0
T21 89658 0 0 0
T26 0 8 0 0
T29 0 2 0 0
T103 0 3 0 0
T104 0 13 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 437983902 5572 0 0
T1 233703 2 0 0
T2 175898 72 0 0
T4 135359 0 0 0
T5 32686 0 0 0
T6 6338 0 0 0
T10 0 101 0 0
T17 6047 8 0 0
T18 3968 4 0 0
T19 3306 8 0 0
T20 7112 0 0 0
T21 89658 0 0 0
T26 0 9 0 0
T29 0 2 0 0
T103 0 3 0 0
T104 0 13 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT1,T6,T4
10CoveredT17,T18,T2
11CoveredT1,T17,T18

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 218212992 4603 0 0
g_div4.Div4Whole_A 218212992 5244 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 218212992 4603 0 0
T1 116590 1 0 0
T2 878261 55 0 0
T4 43178 0 0 0
T5 10278 0 0 0
T6 3102 0 0 0
T10 0 95 0 0
T17 3218 7 0 0
T18 2077 2 0 0
T19 1756 6 0 0
T20 3502 0 0 0
T21 23431 0 0 0
T26 0 8 0 0
T29 0 2 0 0
T103 0 3 0 0
T104 0 13 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 218212992 5244 0 0
T1 116590 2 0 0
T2 878261 71 0 0
T4 43178 0 0 0
T5 10278 0 0 0
T6 3102 0 0 0
T10 0 101 0 0
T17 3218 8 0 0
T18 2077 4 0 0
T19 1756 8 0 0
T20 3502 0 0 0
T21 23431 0 0 0
T26 0 9 0 0
T29 0 2 0 0
T103 0 3 0 0
T104 0 12 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%