Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5599612 |
5594534 |
0 |
0 |
T5 |
4664683 |
4650676 |
0 |
0 |
T6 |
440329 |
436876 |
0 |
0 |
T7 |
59447 |
57030 |
0 |
0 |
T8 |
56651 |
51274 |
0 |
0 |
T19 |
75390 |
73889 |
0 |
0 |
T20 |
43702 |
40754 |
0 |
0 |
T21 |
63661 |
58291 |
0 |
0 |
T22 |
134488 |
132925 |
0 |
0 |
T23 |
95506 |
91877 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
874114698 |
859954482 |
0 |
14490 |
T1 |
667542 |
666624 |
0 |
18 |
T5 |
1174932 |
1171380 |
0 |
18 |
T6 |
74550 |
73938 |
0 |
18 |
T7 |
5520 |
5262 |
0 |
18 |
T8 |
12828 |
11490 |
0 |
18 |
T19 |
5556 |
5406 |
0 |
18 |
T20 |
6780 |
6264 |
0 |
18 |
T21 |
14466 |
13116 |
0 |
18 |
T22 |
12846 |
12660 |
0 |
18 |
T23 |
10218 |
9756 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1582949 |
1580806 |
0 |
21 |
T5 |
1171879 |
1167758 |
0 |
21 |
T6 |
131982 |
130712 |
0 |
21 |
T7 |
20877 |
19938 |
0 |
21 |
T8 |
15203 |
13621 |
0 |
21 |
T19 |
27391 |
26701 |
0 |
21 |
T20 |
13693 |
12668 |
0 |
21 |
T21 |
17019 |
15433 |
0 |
21 |
T22 |
46769 |
46137 |
0 |
21 |
T23 |
32546 |
31112 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
176530 |
0 |
0 |
T1 |
1582949 |
720 |
0 |
0 |
T2 |
1260583 |
702 |
0 |
0 |
T5 |
615288 |
72 |
0 |
0 |
T6 |
131982 |
4 |
0 |
0 |
T7 |
20877 |
28 |
0 |
0 |
T8 |
15203 |
141 |
0 |
0 |
T19 |
27391 |
24 |
0 |
0 |
T20 |
13693 |
10 |
0 |
0 |
T21 |
17019 |
192 |
0 |
0 |
T22 |
46769 |
232 |
0 |
0 |
T23 |
32546 |
155 |
0 |
0 |
T67 |
0 |
78 |
0 |
0 |
T69 |
0 |
17 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3349121 |
3346876 |
0 |
0 |
T5 |
2317872 |
2311421 |
0 |
0 |
T6 |
233797 |
232187 |
0 |
0 |
T7 |
33050 |
31791 |
0 |
0 |
T8 |
28620 |
26124 |
0 |
0 |
T19 |
42443 |
41743 |
0 |
0 |
T20 |
23229 |
21783 |
0 |
0 |
T21 |
32176 |
29703 |
0 |
0 |
T22 |
74873 |
74089 |
0 |
0 |
T23 |
52742 |
50970 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418836349 |
414777871 |
0 |
0 |
T1 |
929807 |
928534 |
0 |
0 |
T5 |
164947 |
164387 |
0 |
0 |
T6 |
25380 |
25177 |
0 |
0 |
T7 |
3685 |
3523 |
0 |
0 |
T8 |
2115 |
1898 |
0 |
0 |
T19 |
4943 |
4822 |
0 |
0 |
T20 |
2213 |
2051 |
0 |
0 |
T21 |
2361 |
2144 |
0 |
0 |
T22 |
8223 |
8116 |
0 |
0 |
T23 |
5640 |
5395 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418836349 |
414771322 |
0 |
2415 |
T1 |
929807 |
928510 |
0 |
3 |
T5 |
164947 |
164378 |
0 |
3 |
T6 |
25380 |
25174 |
0 |
3 |
T7 |
3685 |
3520 |
0 |
3 |
T8 |
2115 |
1895 |
0 |
3 |
T19 |
4943 |
4819 |
0 |
3 |
T20 |
2213 |
2048 |
0 |
3 |
T21 |
2361 |
2141 |
0 |
3 |
T22 |
8223 |
8113 |
0 |
3 |
T23 |
5640 |
5392 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418836349 |
23908 |
0 |
0 |
T1 |
929807 |
73 |
0 |
0 |
T2 |
469181 |
290 |
0 |
0 |
T6 |
25380 |
0 |
0 |
0 |
T7 |
3685 |
9 |
0 |
0 |
T8 |
2115 |
41 |
0 |
0 |
T19 |
4943 |
4 |
0 |
0 |
T20 |
2213 |
3 |
0 |
0 |
T21 |
2361 |
86 |
0 |
0 |
T22 |
8223 |
62 |
0 |
0 |
T23 |
5640 |
62 |
0 |
0 |
T67 |
0 |
38 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143325747 |
0 |
2415 |
T1 |
111257 |
111104 |
0 |
3 |
T5 |
195822 |
195230 |
0 |
3 |
T6 |
12425 |
12323 |
0 |
3 |
T7 |
920 |
877 |
0 |
3 |
T8 |
2138 |
1915 |
0 |
3 |
T19 |
926 |
901 |
0 |
3 |
T20 |
1130 |
1044 |
0 |
3 |
T21 |
2411 |
2186 |
0 |
3 |
T22 |
2141 |
2110 |
0 |
3 |
T23 |
1703 |
1626 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
14810 |
0 |
0 |
T1 |
111257 |
51 |
0 |
0 |
T2 |
395701 |
190 |
0 |
0 |
T6 |
12425 |
0 |
0 |
0 |
T7 |
920 |
4 |
0 |
0 |
T8 |
2138 |
19 |
0 |
0 |
T19 |
926 |
4 |
0 |
0 |
T20 |
1130 |
0 |
0 |
0 |
T21 |
2411 |
31 |
0 |
0 |
T22 |
2141 |
38 |
0 |
0 |
T23 |
1703 |
21 |
0 |
0 |
T67 |
0 |
8 |
0 |
0 |
T69 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T7,T8,T1 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T1 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143325747 |
0 |
2415 |
T1 |
111257 |
111104 |
0 |
3 |
T5 |
195822 |
195230 |
0 |
3 |
T6 |
12425 |
12323 |
0 |
3 |
T7 |
920 |
877 |
0 |
3 |
T8 |
2138 |
1915 |
0 |
3 |
T19 |
926 |
901 |
0 |
3 |
T20 |
1130 |
1044 |
0 |
3 |
T21 |
2411 |
2186 |
0 |
3 |
T22 |
2141 |
2110 |
0 |
3 |
T23 |
1703 |
1626 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
16956 |
0 |
0 |
T1 |
111257 |
66 |
0 |
0 |
T2 |
395701 |
222 |
0 |
0 |
T6 |
12425 |
0 |
0 |
0 |
T7 |
920 |
5 |
0 |
0 |
T8 |
2138 |
19 |
0 |
0 |
T19 |
926 |
4 |
0 |
0 |
T20 |
1130 |
3 |
0 |
0 |
T21 |
2411 |
33 |
0 |
0 |
T22 |
2141 |
53 |
0 |
0 |
T23 |
1703 |
22 |
0 |
0 |
T67 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
443917303 |
0 |
0 |
T1 |
107657 |
107596 |
0 |
0 |
T5 |
153822 |
153568 |
0 |
0 |
T6 |
20438 |
20369 |
0 |
0 |
T7 |
3838 |
3697 |
0 |
0 |
T8 |
2203 |
2091 |
0 |
0 |
T19 |
5149 |
5123 |
0 |
0 |
T20 |
2305 |
2193 |
0 |
0 |
T21 |
2459 |
2362 |
0 |
0 |
T22 |
8566 |
8497 |
0 |
0 |
T23 |
5875 |
5748 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
443917303 |
0 |
0 |
T1 |
107657 |
107596 |
0 |
0 |
T5 |
153822 |
153568 |
0 |
0 |
T6 |
20438 |
20369 |
0 |
0 |
T7 |
3838 |
3697 |
0 |
0 |
T8 |
2203 |
2091 |
0 |
0 |
T19 |
5149 |
5123 |
0 |
0 |
T20 |
2305 |
2193 |
0 |
0 |
T21 |
2459 |
2362 |
0 |
0 |
T22 |
8566 |
8497 |
0 |
0 |
T23 |
5875 |
5748 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418836349 |
416846652 |
0 |
0 |
T1 |
929807 |
929218 |
0 |
0 |
T5 |
164947 |
164702 |
0 |
0 |
T6 |
25380 |
25314 |
0 |
0 |
T7 |
3685 |
3550 |
0 |
0 |
T8 |
2115 |
2008 |
0 |
0 |
T19 |
4943 |
4918 |
0 |
0 |
T20 |
2213 |
2106 |
0 |
0 |
T21 |
2361 |
2268 |
0 |
0 |
T22 |
8223 |
8157 |
0 |
0 |
T23 |
5640 |
5519 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418836349 |
416846652 |
0 |
0 |
T1 |
929807 |
929218 |
0 |
0 |
T5 |
164947 |
164702 |
0 |
0 |
T6 |
25380 |
25314 |
0 |
0 |
T7 |
3685 |
3550 |
0 |
0 |
T8 |
2115 |
2008 |
0 |
0 |
T19 |
4943 |
4918 |
0 |
0 |
T20 |
2213 |
2106 |
0 |
0 |
T21 |
2361 |
2268 |
0 |
0 |
T22 |
8223 |
8157 |
0 |
0 |
T23 |
5640 |
5519 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
208649248 |
208649248 |
0 |
0 |
T1 |
466402 |
466402 |
0 |
0 |
T5 |
82351 |
82351 |
0 |
0 |
T6 |
12657 |
12657 |
0 |
0 |
T7 |
1875 |
1875 |
0 |
0 |
T8 |
1071 |
1071 |
0 |
0 |
T19 |
2485 |
2485 |
0 |
0 |
T20 |
1070 |
1070 |
0 |
0 |
T21 |
1249 |
1249 |
0 |
0 |
T22 |
4577 |
4577 |
0 |
0 |
T23 |
3127 |
3127 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
208649248 |
208649248 |
0 |
0 |
T1 |
466402 |
466402 |
0 |
0 |
T5 |
82351 |
82351 |
0 |
0 |
T6 |
12657 |
12657 |
0 |
0 |
T7 |
1875 |
1875 |
0 |
0 |
T8 |
1071 |
1071 |
0 |
0 |
T19 |
2485 |
2485 |
0 |
0 |
T20 |
1070 |
1070 |
0 |
0 |
T21 |
1249 |
1249 |
0 |
0 |
T22 |
4577 |
4577 |
0 |
0 |
T23 |
3127 |
3127 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104324119 |
104324119 |
0 |
0 |
T1 |
233200 |
233200 |
0 |
0 |
T5 |
41176 |
41176 |
0 |
0 |
T6 |
6329 |
6329 |
0 |
0 |
T7 |
938 |
938 |
0 |
0 |
T8 |
534 |
534 |
0 |
0 |
T19 |
1242 |
1242 |
0 |
0 |
T20 |
535 |
535 |
0 |
0 |
T21 |
625 |
625 |
0 |
0 |
T22 |
2286 |
2286 |
0 |
0 |
T23 |
1562 |
1562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104324119 |
104324119 |
0 |
0 |
T1 |
233200 |
233200 |
0 |
0 |
T5 |
41176 |
41176 |
0 |
0 |
T6 |
6329 |
6329 |
0 |
0 |
T7 |
938 |
938 |
0 |
0 |
T8 |
534 |
534 |
0 |
0 |
T19 |
1242 |
1242 |
0 |
0 |
T20 |
535 |
535 |
0 |
0 |
T21 |
625 |
625 |
0 |
0 |
T22 |
2286 |
2286 |
0 |
0 |
T23 |
1562 |
1562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214329890 |
213324934 |
0 |
0 |
T1 |
513885 |
513592 |
0 |
0 |
T5 |
85356 |
85234 |
0 |
0 |
T6 |
12691 |
12658 |
0 |
0 |
T7 |
1842 |
1775 |
0 |
0 |
T8 |
1057 |
1004 |
0 |
0 |
T19 |
2472 |
2459 |
0 |
0 |
T20 |
1106 |
1053 |
0 |
0 |
T21 |
1180 |
1133 |
0 |
0 |
T22 |
4111 |
4078 |
0 |
0 |
T23 |
2820 |
2760 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214329890 |
213324934 |
0 |
0 |
T1 |
513885 |
513592 |
0 |
0 |
T5 |
85356 |
85234 |
0 |
0 |
T6 |
12691 |
12658 |
0 |
0 |
T7 |
1842 |
1775 |
0 |
0 |
T8 |
1057 |
1004 |
0 |
0 |
T19 |
2472 |
2459 |
0 |
0 |
T20 |
1106 |
1053 |
0 |
0 |
T21 |
1180 |
1133 |
0 |
0 |
T22 |
4111 |
4078 |
0 |
0 |
T23 |
2820 |
2760 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143325747 |
0 |
2415 |
T1 |
111257 |
111104 |
0 |
3 |
T5 |
195822 |
195230 |
0 |
3 |
T6 |
12425 |
12323 |
0 |
3 |
T7 |
920 |
877 |
0 |
3 |
T8 |
2138 |
1915 |
0 |
3 |
T19 |
926 |
901 |
0 |
3 |
T20 |
1130 |
1044 |
0 |
3 |
T21 |
2411 |
2186 |
0 |
3 |
T22 |
2141 |
2110 |
0 |
3 |
T23 |
1703 |
1626 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143325747 |
0 |
2415 |
T1 |
111257 |
111104 |
0 |
3 |
T5 |
195822 |
195230 |
0 |
3 |
T6 |
12425 |
12323 |
0 |
3 |
T7 |
920 |
877 |
0 |
3 |
T8 |
2138 |
1915 |
0 |
3 |
T19 |
926 |
901 |
0 |
3 |
T20 |
1130 |
1044 |
0 |
3 |
T21 |
2411 |
2186 |
0 |
3 |
T22 |
2141 |
2110 |
0 |
3 |
T23 |
1703 |
1626 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143325747 |
0 |
2415 |
T1 |
111257 |
111104 |
0 |
3 |
T5 |
195822 |
195230 |
0 |
3 |
T6 |
12425 |
12323 |
0 |
3 |
T7 |
920 |
877 |
0 |
3 |
T8 |
2138 |
1915 |
0 |
3 |
T19 |
926 |
901 |
0 |
3 |
T20 |
1130 |
1044 |
0 |
3 |
T21 |
2411 |
2186 |
0 |
3 |
T22 |
2141 |
2110 |
0 |
3 |
T23 |
1703 |
1626 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143325747 |
0 |
2415 |
T1 |
111257 |
111104 |
0 |
3 |
T5 |
195822 |
195230 |
0 |
3 |
T6 |
12425 |
12323 |
0 |
3 |
T7 |
920 |
877 |
0 |
3 |
T8 |
2138 |
1915 |
0 |
3 |
T19 |
926 |
901 |
0 |
3 |
T20 |
1130 |
1044 |
0 |
3 |
T21 |
2411 |
2186 |
0 |
3 |
T22 |
2141 |
2110 |
0 |
3 |
T23 |
1703 |
1626 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143325747 |
0 |
2415 |
T1 |
111257 |
111104 |
0 |
3 |
T5 |
195822 |
195230 |
0 |
3 |
T6 |
12425 |
12323 |
0 |
3 |
T7 |
920 |
877 |
0 |
3 |
T8 |
2138 |
1915 |
0 |
3 |
T19 |
926 |
901 |
0 |
3 |
T20 |
1130 |
1044 |
0 |
3 |
T21 |
2411 |
2186 |
0 |
3 |
T22 |
2141 |
2110 |
0 |
3 |
T23 |
1703 |
1626 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143325747 |
0 |
2415 |
T1 |
111257 |
111104 |
0 |
3 |
T5 |
195822 |
195230 |
0 |
3 |
T6 |
12425 |
12323 |
0 |
3 |
T7 |
920 |
877 |
0 |
3 |
T8 |
2138 |
1915 |
0 |
3 |
T19 |
926 |
901 |
0 |
3 |
T20 |
1130 |
1044 |
0 |
3 |
T21 |
2411 |
2186 |
0 |
3 |
T22 |
2141 |
2110 |
0 |
3 |
T23 |
1703 |
1626 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145685783 |
143332462 |
0 |
0 |
T1 |
111257 |
111128 |
0 |
0 |
T5 |
195822 |
195239 |
0 |
0 |
T6 |
12425 |
12326 |
0 |
0 |
T7 |
920 |
880 |
0 |
0 |
T8 |
2138 |
1918 |
0 |
0 |
T19 |
926 |
904 |
0 |
0 |
T20 |
1130 |
1047 |
0 |
0 |
T21 |
2411 |
2189 |
0 |
0 |
T22 |
2141 |
2113 |
0 |
0 |
T23 |
1703 |
1629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441743171 |
0 |
2415 |
T1 |
107657 |
107522 |
0 |
3 |
T5 |
153822 |
153230 |
0 |
3 |
T6 |
20438 |
20223 |
0 |
3 |
T7 |
3838 |
3666 |
0 |
3 |
T8 |
2203 |
1974 |
0 |
3 |
T19 |
5149 |
5020 |
0 |
3 |
T20 |
2305 |
2133 |
0 |
3 |
T21 |
2459 |
2230 |
0 |
3 |
T22 |
8566 |
8451 |
0 |
3 |
T23 |
5875 |
5617 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
30202 |
0 |
0 |
T1 |
107657 |
145 |
0 |
0 |
T5 |
153822 |
17 |
0 |
0 |
T6 |
20438 |
1 |
0 |
0 |
T7 |
3838 |
3 |
0 |
0 |
T8 |
2203 |
20 |
0 |
0 |
T19 |
5149 |
1 |
0 |
0 |
T20 |
2305 |
1 |
0 |
0 |
T21 |
2459 |
7 |
0 |
0 |
T22 |
8566 |
19 |
0 |
0 |
T23 |
5875 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441743171 |
0 |
2415 |
T1 |
107657 |
107522 |
0 |
3 |
T5 |
153822 |
153230 |
0 |
3 |
T6 |
20438 |
20223 |
0 |
3 |
T7 |
3838 |
3666 |
0 |
3 |
T8 |
2203 |
1974 |
0 |
3 |
T19 |
5149 |
5020 |
0 |
3 |
T20 |
2305 |
2133 |
0 |
3 |
T21 |
2459 |
2230 |
0 |
3 |
T22 |
8566 |
8451 |
0 |
3 |
T23 |
5875 |
5617 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
30073 |
0 |
0 |
T1 |
107657 |
126 |
0 |
0 |
T5 |
153822 |
19 |
0 |
0 |
T6 |
20438 |
1 |
0 |
0 |
T7 |
3838 |
1 |
0 |
0 |
T8 |
2203 |
12 |
0 |
0 |
T19 |
5149 |
3 |
0 |
0 |
T20 |
2305 |
1 |
0 |
0 |
T21 |
2459 |
13 |
0 |
0 |
T22 |
8566 |
17 |
0 |
0 |
T23 |
5875 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441743171 |
0 |
2415 |
T1 |
107657 |
107522 |
0 |
3 |
T5 |
153822 |
153230 |
0 |
3 |
T6 |
20438 |
20223 |
0 |
3 |
T7 |
3838 |
3666 |
0 |
3 |
T8 |
2203 |
1974 |
0 |
3 |
T19 |
5149 |
5020 |
0 |
3 |
T20 |
2305 |
2133 |
0 |
3 |
T21 |
2459 |
2230 |
0 |
3 |
T22 |
8566 |
8451 |
0 |
3 |
T23 |
5875 |
5617 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
30346 |
0 |
0 |
T1 |
107657 |
132 |
0 |
0 |
T5 |
153822 |
19 |
0 |
0 |
T6 |
20438 |
1 |
0 |
0 |
T7 |
3838 |
3 |
0 |
0 |
T8 |
2203 |
16 |
0 |
0 |
T19 |
5149 |
5 |
0 |
0 |
T20 |
2305 |
1 |
0 |
0 |
T21 |
2459 |
13 |
0 |
0 |
T22 |
8566 |
19 |
0 |
0 |
T23 |
5875 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T7,T8 |
1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T7,T8 |
0 |
Covered |
T5,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441743171 |
0 |
2415 |
T1 |
107657 |
107522 |
0 |
3 |
T5 |
153822 |
153230 |
0 |
3 |
T6 |
20438 |
20223 |
0 |
3 |
T7 |
3838 |
3666 |
0 |
3 |
T8 |
2203 |
1974 |
0 |
3 |
T19 |
5149 |
5020 |
0 |
3 |
T20 |
2305 |
2133 |
0 |
3 |
T21 |
2459 |
2230 |
0 |
3 |
T22 |
8566 |
8451 |
0 |
3 |
T23 |
5875 |
5617 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
30235 |
0 |
0 |
T1 |
107657 |
127 |
0 |
0 |
T5 |
153822 |
17 |
0 |
0 |
T6 |
20438 |
1 |
0 |
0 |
T7 |
3838 |
3 |
0 |
0 |
T8 |
2203 |
14 |
0 |
0 |
T19 |
5149 |
3 |
0 |
0 |
T20 |
2305 |
1 |
0 |
0 |
T21 |
2459 |
9 |
0 |
0 |
T22 |
8566 |
24 |
0 |
0 |
T23 |
5875 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
445990359 |
441749793 |
0 |
0 |
T1 |
107657 |
107525 |
0 |
0 |
T5 |
153822 |
153239 |
0 |
0 |
T6 |
20438 |
20226 |
0 |
0 |
T7 |
3838 |
3669 |
0 |
0 |
T8 |
2203 |
1977 |
0 |
0 |
T19 |
5149 |
5023 |
0 |
0 |
T20 |
2305 |
2136 |
0 |
0 |
T21 |
2459 |
2233 |
0 |
0 |
T22 |
8566 |
8454 |
0 |
0 |
T23 |
5875 |
5620 |
0 |
0 |