Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T7,T8
10CoveredT1,T21,T22
11CoveredT7,T8,T1

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 418836812 3792 0 0
g_div2.Div2Whole_A 418836812 4520 0 0
g_div4.Div4Stepped_A 208649658 3713 0 0
g_div4.Div4Whole_A 208649658 4303 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 418836812 3792 0 0
T1 929807 14 0 0
T2 469181 59 0 0
T6 25380 0 0 0
T7 3685 2 0 0
T8 2115 3 0 0
T19 4944 1 0 0
T20 2213 1 0 0
T21 2361 7 0 0
T22 8224 8 0 0
T23 5640 10 0 0
T67 0 2 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 418836812 4520 0 0
T1 929807 14 0 0
T2 469181 60 0 0
T6 25380 0 0 0
T7 3685 2 0 0
T8 2115 8 0 0
T19 4944 1 0 0
T20 2213 1 0 0
T21 2361 10 0 0
T22 8224 14 0 0
T23 5640 9 0 0
T67 0 5 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 208649658 3713 0 0
T1 466402 14 0 0
T2 234562 59 0 0
T6 12658 0 0 0
T7 1876 2 0 0
T8 1072 3 0 0
T19 2486 1 0 0
T20 1071 1 0 0
T21 1250 6 0 0
T22 4577 8 0 0
T23 3127 9 0 0
T67 0 2 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 208649658 4303 0 0
T1 466402 14 0 0
T2 234562 58 0 0
T6 12658 0 0 0
T7 1876 2 0 0
T8 1072 8 0 0
T19 2486 1 0 0
T20 1071 1 0 0
T21 1250 9 0 0
T22 4577 14 0 0
T23 3127 8 0 0
T67 0 5 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T7,T8
10CoveredT1,T21,T22
11CoveredT7,T8,T1

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 418836812 3792 0 0
g_div2.Div2Whole_A 418836812 4520 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 418836812 3792 0 0
T1 929807 14 0 0
T2 469181 59 0 0
T6 25380 0 0 0
T7 3685 2 0 0
T8 2115 3 0 0
T19 4944 1 0 0
T20 2213 1 0 0
T21 2361 7 0 0
T22 8224 8 0 0
T23 5640 10 0 0
T67 0 2 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 418836812 4520 0 0
T1 929807 14 0 0
T2 469181 60 0 0
T6 25380 0 0 0
T7 3685 2 0 0
T8 2115 8 0 0
T19 4944 1 0 0
T20 2213 1 0 0
T21 2361 10 0 0
T22 8224 14 0 0
T23 5640 9 0 0
T67 0 5 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T7,T8
10CoveredT1,T21,T22
11CoveredT7,T8,T1

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 208649658 3713 0 0
g_div4.Div4Whole_A 208649658 4303 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 208649658 3713 0 0
T1 466402 14 0 0
T2 234562 59 0 0
T6 12658 0 0 0
T7 1876 2 0 0
T8 1072 3 0 0
T19 2486 1 0 0
T20 1071 1 0 0
T21 1250 6 0 0
T22 4577 8 0 0
T23 3127 9 0 0
T67 0 2 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 208649658 4303 0 0
T1 466402 14 0 0
T2 234562 58 0 0
T6 12658 0 0 0
T7 1876 2 0 0
T8 1072 8 0 0
T19 2486 1 0 0
T20 1071 1 0 0
T21 1250 9 0 0
T22 4577 14 0 0
T23 3127 8 0 0
T67 0 5 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%