Line Coverage for Module :
clkmgr_extclk_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 34 | 1 | 1 | 100.00 |
| ALWAYS | 49 | 1 | 1 | 100.00 |
| ALWAYS | 66 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 49 |
1 |
1 |
| 66 |
1 |
1 |
Cond Coverage for Module :
clkmgr_extclk_sva_if
| Total | Covered | Percent |
| Conditions | 19 | 19 | 100.00 |
| Logical | 19 | 19 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (lc_clk_byp_req_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T20,T23,T2 |
| 1 | Covered | T20,T23,T2 |
LINE 49
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- ------------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T20,T23,T2 |
| 1 | 0 | Covered | T20,T23,T2 |
| 1 | 1 | Covered | T20,T23,T2 |
LINE 49
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T20,T23,T2 |
| 1 | Covered | T20,T23,T2 |
LINE 49
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T20,T23,T2 |
| 1 | Covered | T20,T23,T2 |
LINE 66
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (extclk_ctrl_hi_speed_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- -------------------2------------------- ------------3-----------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T20,T23,T2 |
| 1 | 0 | 1 | Covered | T20,T23,T2 |
| 1 | 1 | 0 | Covered | T20,T23,T2 |
| 1 | 1 | 1 | Covered | T20,T23,T27 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T20,T23,T2 |
| 1 | Covered | T20,T23,T2 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_hi_speed_sel == MuBi4True)
-------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T20,T23,T2 |
| 1 | Covered | T20,T23,T2 |
LINE 66
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T20,T23,T2 |
| 1 | Covered | T20,T23,T2 |
Assert Coverage for Module :
clkmgr_extclk_sva_if
Assertion Details
AllClkBypReqFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
154598560 |
4119 |
0 |
0 |
| T2 |
261935 |
2 |
0 |
0 |
| T3 |
0 |
3 |
0 |
0 |
| T4 |
102707 |
0 |
0 |
0 |
| T7 |
3799 |
0 |
0 |
0 |
| T9 |
0 |
81 |
0 |
0 |
| T10 |
0 |
10 |
0 |
0 |
| T20 |
2330 |
10 |
0 |
0 |
| T21 |
1118 |
0 |
0 |
0 |
| T22 |
1257 |
0 |
0 |
0 |
| T23 |
1991 |
6 |
0 |
0 |
| T26 |
3049 |
0 |
0 |
0 |
| T27 |
2868 |
10 |
0 |
0 |
| T28 |
3625 |
0 |
0 |
0 |
| T70 |
0 |
8 |
0 |
0 |
| T97 |
0 |
8 |
0 |
0 |
| T98 |
0 |
8 |
0 |
0 |
AllClkBypReqRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
154598560 |
4119 |
0 |
0 |
| T2 |
261935 |
2 |
0 |
0 |
| T3 |
0 |
3 |
0 |
0 |
| T4 |
102707 |
0 |
0 |
0 |
| T7 |
3799 |
0 |
0 |
0 |
| T9 |
0 |
81 |
0 |
0 |
| T10 |
0 |
10 |
0 |
0 |
| T20 |
2330 |
10 |
0 |
0 |
| T21 |
1118 |
0 |
0 |
0 |
| T22 |
1257 |
0 |
0 |
0 |
| T23 |
1991 |
6 |
0 |
0 |
| T26 |
3049 |
0 |
0 |
0 |
| T27 |
2868 |
10 |
0 |
0 |
| T28 |
3625 |
0 |
0 |
0 |
| T70 |
0 |
8 |
0 |
0 |
| T97 |
0 |
8 |
0 |
0 |
| T98 |
0 |
8 |
0 |
0 |
HiSpeedSelFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
154598560 |
2505 |
0 |
0 |
| T2 |
261935 |
0 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T4 |
102707 |
0 |
0 |
0 |
| T7 |
3799 |
0 |
0 |
0 |
| T9 |
0 |
52 |
0 |
0 |
| T10 |
0 |
6 |
0 |
0 |
| T12 |
0 |
13 |
0 |
0 |
| T20 |
2330 |
5 |
0 |
0 |
| T21 |
1118 |
0 |
0 |
0 |
| T22 |
1257 |
0 |
0 |
0 |
| T23 |
1991 |
2 |
0 |
0 |
| T26 |
3049 |
0 |
0 |
0 |
| T27 |
2868 |
4 |
0 |
0 |
| T28 |
3625 |
0 |
0 |
0 |
| T70 |
0 |
4 |
0 |
0 |
| T97 |
0 |
3 |
0 |
0 |
| T98 |
0 |
6 |
0 |
0 |
HiSpeedSelRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
154598560 |
2505 |
0 |
0 |
| T2 |
261935 |
0 |
0 |
0 |
| T3 |
0 |
2 |
0 |
0 |
| T4 |
102707 |
0 |
0 |
0 |
| T7 |
3799 |
0 |
0 |
0 |
| T9 |
0 |
52 |
0 |
0 |
| T10 |
0 |
6 |
0 |
0 |
| T12 |
0 |
13 |
0 |
0 |
| T20 |
2330 |
5 |
0 |
0 |
| T21 |
1118 |
0 |
0 |
0 |
| T22 |
1257 |
0 |
0 |
0 |
| T23 |
1991 |
2 |
0 |
0 |
| T26 |
3049 |
0 |
0 |
0 |
| T27 |
2868 |
4 |
0 |
0 |
| T28 |
3625 |
0 |
0 |
0 |
| T70 |
0 |
4 |
0 |
0 |
| T97 |
0 |
3 |
0 |
0 |
| T98 |
0 |
6 |
0 |
0 |
IoClkBypReqFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
154598560 |
5154 |
0 |
0 |
| T2 |
261935 |
8 |
0 |
0 |
| T3 |
0 |
6 |
0 |
0 |
| T4 |
102707 |
0 |
0 |
0 |
| T7 |
3799 |
0 |
0 |
0 |
| T9 |
0 |
83 |
0 |
0 |
| T10 |
0 |
14 |
0 |
0 |
| T12 |
0 |
35 |
0 |
0 |
| T20 |
2330 |
9 |
0 |
0 |
| T21 |
1118 |
0 |
0 |
0 |
| T22 |
1257 |
0 |
0 |
0 |
| T23 |
1991 |
7 |
0 |
0 |
| T26 |
3049 |
0 |
0 |
0 |
| T27 |
2868 |
13 |
0 |
0 |
| T28 |
3625 |
0 |
0 |
0 |
| T70 |
0 |
14 |
0 |
0 |
| T97 |
0 |
7 |
0 |
0 |
IoClkBypReqRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
154598560 |
5154 |
0 |
0 |
| T2 |
261935 |
8 |
0 |
0 |
| T3 |
0 |
6 |
0 |
0 |
| T4 |
102707 |
0 |
0 |
0 |
| T7 |
3799 |
0 |
0 |
0 |
| T9 |
0 |
83 |
0 |
0 |
| T10 |
0 |
14 |
0 |
0 |
| T12 |
0 |
35 |
0 |
0 |
| T20 |
2330 |
9 |
0 |
0 |
| T21 |
1118 |
0 |
0 |
0 |
| T22 |
1257 |
0 |
0 |
0 |
| T23 |
1991 |
7 |
0 |
0 |
| T26 |
3049 |
0 |
0 |
0 |
| T27 |
2868 |
13 |
0 |
0 |
| T28 |
3625 |
0 |
0 |
0 |
| T70 |
0 |
14 |
0 |
0 |
| T97 |
0 |
7 |
0 |
0 |