Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1946309 |
1944095 |
0 |
0 |
T4 |
3077924 |
3071901 |
0 |
0 |
T5 |
3701851 |
3700525 |
0 |
0 |
T6 |
142271 |
140388 |
0 |
0 |
T7 |
83051 |
80135 |
0 |
0 |
T15 |
86292 |
84183 |
0 |
0 |
T16 |
3100124 |
3097162 |
0 |
0 |
T17 |
113997 |
111658 |
0 |
0 |
T18 |
41141 |
37080 |
0 |
0 |
T22 |
62713 |
57895 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
908890566 |
893626884 |
0 |
14490 |
T1 |
420480 |
419946 |
0 |
18 |
T4 |
770046 |
768558 |
0 |
18 |
T5 |
876486 |
876138 |
0 |
18 |
T6 |
13128 |
12912 |
0 |
18 |
T7 |
7902 |
7566 |
0 |
18 |
T15 |
5130 |
4974 |
0 |
18 |
T16 |
274824 |
274536 |
0 |
18 |
T17 |
10602 |
10326 |
0 |
18 |
T18 |
9246 |
8268 |
0 |
18 |
T22 |
14424 |
13218 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
535171 |
534493 |
0 |
21 |
T4 |
776760 |
774984 |
0 |
21 |
T5 |
976401 |
975998 |
0 |
21 |
T6 |
49611 |
48830 |
0 |
21 |
T7 |
28773 |
27594 |
0 |
21 |
T15 |
32025 |
31120 |
0 |
21 |
T16 |
1097002 |
1095770 |
0 |
21 |
T17 |
40074 |
39060 |
0 |
21 |
T18 |
11127 |
9948 |
0 |
21 |
T22 |
16732 |
15334 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
195218 |
0 |
0 |
T1 |
535171 |
4 |
0 |
0 |
T2 |
0 |
838 |
0 |
0 |
T3 |
0 |
58 |
0 |
0 |
T4 |
776760 |
4 |
0 |
0 |
T5 |
976401 |
4 |
0 |
0 |
T6 |
49611 |
262 |
0 |
0 |
T7 |
28773 |
159 |
0 |
0 |
T15 |
32025 |
62 |
0 |
0 |
T16 |
1097002 |
4 |
0 |
0 |
T17 |
40074 |
92 |
0 |
0 |
T18 |
11127 |
12 |
0 |
0 |
T21 |
0 |
83 |
0 |
0 |
T22 |
16732 |
70 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T28 |
0 |
91 |
0 |
0 |
T80 |
0 |
196 |
0 |
0 |
T105 |
0 |
32 |
0 |
0 |
T106 |
0 |
5 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
990658 |
989617 |
0 |
0 |
T4 |
1531118 |
1528320 |
0 |
0 |
T5 |
1848964 |
1848350 |
0 |
0 |
T6 |
79532 |
78607 |
0 |
0 |
T7 |
46376 |
44936 |
0 |
0 |
T15 |
49137 |
48050 |
0 |
0 |
T16 |
1728298 |
1726817 |
0 |
0 |
T17 |
63321 |
62233 |
0 |
0 |
T18 |
20768 |
18825 |
0 |
0 |
T22 |
31557 |
29304 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455653343 |
451366240 |
0 |
0 |
T1 |
76451 |
76358 |
0 |
0 |
T4 |
105302 |
105057 |
0 |
0 |
T5 |
99915 |
99863 |
0 |
0 |
T6 |
8755 |
8621 |
0 |
0 |
T7 |
5059 |
4855 |
0 |
0 |
T15 |
5867 |
5705 |
0 |
0 |
T16 |
185298 |
185081 |
0 |
0 |
T17 |
7072 |
6897 |
0 |
0 |
T18 |
1557 |
1395 |
0 |
0 |
T22 |
2308 |
2119 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455653343 |
451359325 |
0 |
2415 |
T1 |
76451 |
76355 |
0 |
3 |
T4 |
105302 |
105054 |
0 |
3 |
T5 |
99915 |
99860 |
0 |
3 |
T6 |
8755 |
8618 |
0 |
3 |
T7 |
5059 |
4852 |
0 |
3 |
T15 |
5867 |
5702 |
0 |
3 |
T16 |
185298 |
185078 |
0 |
3 |
T17 |
7072 |
6894 |
0 |
3 |
T18 |
1557 |
1392 |
0 |
3 |
T22 |
2308 |
2116 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455653343 |
26005 |
0 |
0 |
T1 |
76451 |
0 |
0 |
0 |
T2 |
0 |
355 |
0 |
0 |
T3 |
0 |
24 |
0 |
0 |
T4 |
105302 |
0 |
0 |
0 |
T5 |
99915 |
0 |
0 |
0 |
T6 |
8755 |
100 |
0 |
0 |
T7 |
5059 |
34 |
0 |
0 |
T15 |
5867 |
11 |
0 |
0 |
T16 |
185298 |
0 |
0 |
0 |
T17 |
7072 |
0 |
0 |
0 |
T18 |
1557 |
0 |
0 |
0 |
T21 |
0 |
24 |
0 |
0 |
T22 |
2308 |
0 |
0 |
0 |
T27 |
0 |
15 |
0 |
0 |
T28 |
0 |
51 |
0 |
0 |
T80 |
0 |
51 |
0 |
0 |
T105 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148937814 |
0 |
2415 |
T1 |
70080 |
69991 |
0 |
3 |
T4 |
128341 |
128093 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
2188 |
2152 |
0 |
3 |
T7 |
1317 |
1261 |
0 |
3 |
T15 |
855 |
829 |
0 |
3 |
T16 |
45804 |
45756 |
0 |
3 |
T17 |
1767 |
1721 |
0 |
3 |
T18 |
1541 |
1378 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
16050 |
0 |
0 |
T1 |
70080 |
0 |
0 |
0 |
T2 |
0 |
222 |
0 |
0 |
T3 |
0 |
13 |
0 |
0 |
T4 |
128341 |
0 |
0 |
0 |
T5 |
146081 |
0 |
0 |
0 |
T6 |
2188 |
48 |
0 |
0 |
T7 |
1317 |
36 |
0 |
0 |
T15 |
855 |
14 |
0 |
0 |
T16 |
45804 |
0 |
0 |
0 |
T17 |
1767 |
0 |
0 |
0 |
T18 |
1541 |
0 |
0 |
0 |
T21 |
0 |
25 |
0 |
0 |
T22 |
2404 |
0 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T28 |
0 |
19 |
0 |
0 |
T80 |
0 |
69 |
0 |
0 |
T106 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T7,T15 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T15 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148937814 |
0 |
2415 |
T1 |
70080 |
69991 |
0 |
3 |
T4 |
128341 |
128093 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
2188 |
2152 |
0 |
3 |
T7 |
1317 |
1261 |
0 |
3 |
T15 |
855 |
829 |
0 |
3 |
T16 |
45804 |
45756 |
0 |
3 |
T17 |
1767 |
1721 |
0 |
3 |
T18 |
1541 |
1378 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
18579 |
0 |
0 |
T1 |
70080 |
0 |
0 |
0 |
T2 |
0 |
261 |
0 |
0 |
T3 |
0 |
21 |
0 |
0 |
T4 |
128341 |
0 |
0 |
0 |
T5 |
146081 |
0 |
0 |
0 |
T6 |
2188 |
44 |
0 |
0 |
T7 |
1317 |
41 |
0 |
0 |
T15 |
855 |
15 |
0 |
0 |
T16 |
45804 |
0 |
0 |
0 |
T17 |
1767 |
0 |
0 |
0 |
T18 |
1541 |
0 |
0 |
0 |
T21 |
0 |
34 |
0 |
0 |
T22 |
2404 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
21 |
0 |
0 |
T80 |
0 |
76 |
0 |
0 |
T105 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
484004071 |
0 |
0 |
T1 |
79640 |
79585 |
0 |
0 |
T4 |
103694 |
103567 |
0 |
0 |
T5 |
146081 |
146055 |
0 |
0 |
T6 |
9120 |
9051 |
0 |
0 |
T7 |
5270 |
5158 |
0 |
0 |
T15 |
6112 |
6000 |
0 |
0 |
T16 |
205024 |
204898 |
0 |
0 |
T17 |
7367 |
7326 |
0 |
0 |
T18 |
1622 |
1496 |
0 |
0 |
T22 |
2404 |
2292 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
484004071 |
0 |
0 |
T1 |
79640 |
79585 |
0 |
0 |
T4 |
103694 |
103567 |
0 |
0 |
T5 |
146081 |
146055 |
0 |
0 |
T6 |
9120 |
9051 |
0 |
0 |
T7 |
5270 |
5158 |
0 |
0 |
T15 |
6112 |
6000 |
0 |
0 |
T16 |
205024 |
204898 |
0 |
0 |
T17 |
7367 |
7326 |
0 |
0 |
T18 |
1622 |
1496 |
0 |
0 |
T22 |
2404 |
2292 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455653343 |
453497313 |
0 |
0 |
T1 |
76451 |
76399 |
0 |
0 |
T4 |
105302 |
105181 |
0 |
0 |
T5 |
99915 |
99890 |
0 |
0 |
T6 |
8755 |
8689 |
0 |
0 |
T7 |
5059 |
4951 |
0 |
0 |
T15 |
5867 |
5760 |
0 |
0 |
T16 |
185298 |
185177 |
0 |
0 |
T17 |
7072 |
7034 |
0 |
0 |
T18 |
1557 |
1436 |
0 |
0 |
T22 |
2308 |
2201 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
455653343 |
453497313 |
0 |
0 |
T1 |
76451 |
76399 |
0 |
0 |
T4 |
105302 |
105181 |
0 |
0 |
T5 |
99915 |
99890 |
0 |
0 |
T6 |
8755 |
8689 |
0 |
0 |
T7 |
5059 |
4951 |
0 |
0 |
T15 |
5867 |
5760 |
0 |
0 |
T16 |
185298 |
185177 |
0 |
0 |
T17 |
7072 |
7034 |
0 |
0 |
T18 |
1557 |
1436 |
0 |
0 |
T22 |
2308 |
2201 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
228108682 |
228108682 |
0 |
0 |
T1 |
38200 |
38200 |
0 |
0 |
T4 |
52591 |
52591 |
0 |
0 |
T5 |
49945 |
49945 |
0 |
0 |
T6 |
5116 |
5116 |
0 |
0 |
T7 |
3025 |
3025 |
0 |
0 |
T15 |
3098 |
3098 |
0 |
0 |
T16 |
92589 |
92589 |
0 |
0 |
T17 |
3517 |
3517 |
0 |
0 |
T18 |
718 |
718 |
0 |
0 |
T22 |
1101 |
1101 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
228108682 |
228108682 |
0 |
0 |
T1 |
38200 |
38200 |
0 |
0 |
T4 |
52591 |
52591 |
0 |
0 |
T5 |
49945 |
49945 |
0 |
0 |
T6 |
5116 |
5116 |
0 |
0 |
T7 |
3025 |
3025 |
0 |
0 |
T15 |
3098 |
3098 |
0 |
0 |
T16 |
92589 |
92589 |
0 |
0 |
T17 |
3517 |
3517 |
0 |
0 |
T18 |
718 |
718 |
0 |
0 |
T22 |
1101 |
1101 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114053759 |
114053759 |
0 |
0 |
T1 |
19100 |
19100 |
0 |
0 |
T4 |
26295 |
26295 |
0 |
0 |
T5 |
24973 |
24973 |
0 |
0 |
T6 |
2556 |
2556 |
0 |
0 |
T7 |
1510 |
1510 |
0 |
0 |
T15 |
1548 |
1548 |
0 |
0 |
T16 |
46294 |
46294 |
0 |
0 |
T17 |
1759 |
1759 |
0 |
0 |
T18 |
359 |
359 |
0 |
0 |
T22 |
550 |
550 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114053759 |
114053759 |
0 |
0 |
T1 |
19100 |
19100 |
0 |
0 |
T4 |
26295 |
26295 |
0 |
0 |
T5 |
24973 |
24973 |
0 |
0 |
T6 |
2556 |
2556 |
0 |
0 |
T7 |
1510 |
1510 |
0 |
0 |
T15 |
1548 |
1548 |
0 |
0 |
T16 |
46294 |
46294 |
0 |
0 |
T17 |
1759 |
1759 |
0 |
0 |
T18 |
359 |
359 |
0 |
0 |
T22 |
550 |
550 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233418674 |
232320461 |
0 |
0 |
T1 |
38227 |
38201 |
0 |
0 |
T4 |
58414 |
58354 |
0 |
0 |
T5 |
67240 |
67227 |
0 |
0 |
T6 |
4377 |
4345 |
0 |
0 |
T7 |
2530 |
2476 |
0 |
0 |
T15 |
2934 |
2880 |
0 |
0 |
T16 |
104173 |
104113 |
0 |
0 |
T17 |
3536 |
3517 |
0 |
0 |
T18 |
778 |
718 |
0 |
0 |
T22 |
1154 |
1100 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233418674 |
232320461 |
0 |
0 |
T1 |
38227 |
38201 |
0 |
0 |
T4 |
58414 |
58354 |
0 |
0 |
T5 |
67240 |
67227 |
0 |
0 |
T6 |
4377 |
4345 |
0 |
0 |
T7 |
2530 |
2476 |
0 |
0 |
T15 |
2934 |
2880 |
0 |
0 |
T16 |
104173 |
104113 |
0 |
0 |
T17 |
3536 |
3517 |
0 |
0 |
T18 |
778 |
718 |
0 |
0 |
T22 |
1154 |
1100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148937814 |
0 |
2415 |
T1 |
70080 |
69991 |
0 |
3 |
T4 |
128341 |
128093 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
2188 |
2152 |
0 |
3 |
T7 |
1317 |
1261 |
0 |
3 |
T15 |
855 |
829 |
0 |
3 |
T16 |
45804 |
45756 |
0 |
3 |
T17 |
1767 |
1721 |
0 |
3 |
T18 |
1541 |
1378 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148937814 |
0 |
2415 |
T1 |
70080 |
69991 |
0 |
3 |
T4 |
128341 |
128093 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
2188 |
2152 |
0 |
3 |
T7 |
1317 |
1261 |
0 |
3 |
T15 |
855 |
829 |
0 |
3 |
T16 |
45804 |
45756 |
0 |
3 |
T17 |
1767 |
1721 |
0 |
3 |
T18 |
1541 |
1378 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148937814 |
0 |
2415 |
T1 |
70080 |
69991 |
0 |
3 |
T4 |
128341 |
128093 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
2188 |
2152 |
0 |
3 |
T7 |
1317 |
1261 |
0 |
3 |
T15 |
855 |
829 |
0 |
3 |
T16 |
45804 |
45756 |
0 |
3 |
T17 |
1767 |
1721 |
0 |
3 |
T18 |
1541 |
1378 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148937814 |
0 |
2415 |
T1 |
70080 |
69991 |
0 |
3 |
T4 |
128341 |
128093 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
2188 |
2152 |
0 |
3 |
T7 |
1317 |
1261 |
0 |
3 |
T15 |
855 |
829 |
0 |
3 |
T16 |
45804 |
45756 |
0 |
3 |
T17 |
1767 |
1721 |
0 |
3 |
T18 |
1541 |
1378 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148937814 |
0 |
2415 |
T1 |
70080 |
69991 |
0 |
3 |
T4 |
128341 |
128093 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
2188 |
2152 |
0 |
3 |
T7 |
1317 |
1261 |
0 |
3 |
T15 |
855 |
829 |
0 |
3 |
T16 |
45804 |
45756 |
0 |
3 |
T17 |
1767 |
1721 |
0 |
3 |
T18 |
1541 |
1378 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148937814 |
0 |
2415 |
T1 |
70080 |
69991 |
0 |
3 |
T4 |
128341 |
128093 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
2188 |
2152 |
0 |
3 |
T7 |
1317 |
1261 |
0 |
3 |
T15 |
855 |
829 |
0 |
3 |
T16 |
45804 |
45756 |
0 |
3 |
T17 |
1767 |
1721 |
0 |
3 |
T18 |
1541 |
1378 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151481761 |
148944869 |
0 |
0 |
T1 |
70080 |
69994 |
0 |
0 |
T4 |
128341 |
128096 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
2188 |
2155 |
0 |
0 |
T7 |
1317 |
1264 |
0 |
0 |
T15 |
855 |
832 |
0 |
0 |
T16 |
45804 |
45759 |
0 |
0 |
T17 |
1767 |
1724 |
0 |
0 |
T18 |
1541 |
1381 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481733315 |
0 |
2415 |
T1 |
79640 |
79539 |
0 |
3 |
T4 |
103694 |
103436 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
9120 |
8977 |
0 |
3 |
T7 |
5270 |
5055 |
0 |
3 |
T15 |
6112 |
5940 |
0 |
3 |
T16 |
205024 |
204795 |
0 |
3 |
T17 |
7367 |
7181 |
0 |
3 |
T18 |
1622 |
1450 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
33541 |
0 |
0 |
T1 |
79640 |
1 |
0 |
0 |
T4 |
103694 |
1 |
0 |
0 |
T5 |
146081 |
1 |
0 |
0 |
T6 |
9120 |
19 |
0 |
0 |
T7 |
5270 |
13 |
0 |
0 |
T15 |
6112 |
7 |
0 |
0 |
T16 |
205024 |
1 |
0 |
0 |
T17 |
7367 |
24 |
0 |
0 |
T18 |
1622 |
3 |
0 |
0 |
T22 |
2404 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481733315 |
0 |
2415 |
T1 |
79640 |
79539 |
0 |
3 |
T4 |
103694 |
103436 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
9120 |
8977 |
0 |
3 |
T7 |
5270 |
5055 |
0 |
3 |
T15 |
6112 |
5940 |
0 |
3 |
T16 |
205024 |
204795 |
0 |
3 |
T17 |
7367 |
7181 |
0 |
3 |
T18 |
1622 |
1450 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
33393 |
0 |
0 |
T1 |
79640 |
1 |
0 |
0 |
T4 |
103694 |
1 |
0 |
0 |
T5 |
146081 |
1 |
0 |
0 |
T6 |
9120 |
21 |
0 |
0 |
T7 |
5270 |
15 |
0 |
0 |
T15 |
6112 |
7 |
0 |
0 |
T16 |
205024 |
1 |
0 |
0 |
T17 |
7367 |
26 |
0 |
0 |
T18 |
1622 |
3 |
0 |
0 |
T22 |
2404 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481733315 |
0 |
2415 |
T1 |
79640 |
79539 |
0 |
3 |
T4 |
103694 |
103436 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
9120 |
8977 |
0 |
3 |
T7 |
5270 |
5055 |
0 |
3 |
T15 |
6112 |
5940 |
0 |
3 |
T16 |
205024 |
204795 |
0 |
3 |
T17 |
7367 |
7181 |
0 |
3 |
T18 |
1622 |
1450 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
33786 |
0 |
0 |
T1 |
79640 |
1 |
0 |
0 |
T4 |
103694 |
1 |
0 |
0 |
T5 |
146081 |
1 |
0 |
0 |
T6 |
9120 |
15 |
0 |
0 |
T7 |
5270 |
9 |
0 |
0 |
T15 |
6112 |
5 |
0 |
0 |
T16 |
205024 |
1 |
0 |
0 |
T17 |
7367 |
24 |
0 |
0 |
T18 |
1622 |
3 |
0 |
0 |
T22 |
2404 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481733315 |
0 |
2415 |
T1 |
79640 |
79539 |
0 |
3 |
T4 |
103694 |
103436 |
0 |
3 |
T5 |
146081 |
146023 |
0 |
3 |
T6 |
9120 |
8977 |
0 |
3 |
T7 |
5270 |
5055 |
0 |
3 |
T15 |
6112 |
5940 |
0 |
3 |
T16 |
205024 |
204795 |
0 |
3 |
T17 |
7367 |
7181 |
0 |
3 |
T18 |
1622 |
1450 |
0 |
3 |
T22 |
2404 |
2203 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
33864 |
0 |
0 |
T1 |
79640 |
1 |
0 |
0 |
T4 |
103694 |
1 |
0 |
0 |
T5 |
146081 |
1 |
0 |
0 |
T6 |
9120 |
15 |
0 |
0 |
T7 |
5270 |
11 |
0 |
0 |
T15 |
6112 |
3 |
0 |
0 |
T16 |
205024 |
1 |
0 |
0 |
T17 |
7367 |
18 |
0 |
0 |
T18 |
1622 |
3 |
0 |
0 |
T22 |
2404 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
486287318 |
481740255 |
0 |
0 |
T1 |
79640 |
79542 |
0 |
0 |
T4 |
103694 |
103439 |
0 |
0 |
T5 |
146081 |
146026 |
0 |
0 |
T6 |
9120 |
8980 |
0 |
0 |
T7 |
5270 |
5058 |
0 |
0 |
T15 |
6112 |
5943 |
0 |
0 |
T16 |
205024 |
204798 |
0 |
0 |
T17 |
7367 |
7184 |
0 |
0 |
T18 |
1622 |
1453 |
0 |
0 |
T22 |
2404 |
2206 |
0 |
0 |