Line Coverage for Module :
prim_subreg_shadow
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Module :
prim_subreg_shadow
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T57,T58,T59 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Module :
prim_subreg_shadow
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Module :
prim_subreg_shadow
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
10100 |
10100 |
0 |
0 |
| T1 |
10 |
10 |
0 |
0 |
| T4 |
10 |
10 |
0 |
0 |
| T5 |
10 |
10 |
0 |
0 |
| T6 |
10 |
10 |
0 |
0 |
| T7 |
10 |
10 |
0 |
0 |
| T15 |
10 |
10 |
0 |
0 |
| T16 |
10 |
10 |
0 |
0 |
| T17 |
10 |
10 |
0 |
0 |
| T18 |
10 |
10 |
0 |
0 |
| T22 |
10 |
10 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
503236 |
502700 |
0 |
0 |
| T4 |
692592 |
691162 |
0 |
0 |
| T5 |
776308 |
776000 |
0 |
0 |
| T6 |
59848 |
59064 |
0 |
0 |
| T7 |
34788 |
33608 |
0 |
0 |
| T15 |
39118 |
38210 |
0 |
0 |
| T16 |
1266756 |
1265510 |
0 |
0 |
| T17 |
46502 |
45404 |
0 |
0 |
| T18 |
10068 |
9184 |
0 |
0 |
| T22 |
15034 |
13946 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T57,T58,T59 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
457882634 |
453399986 |
0 |
0 |
| T1 |
76451 |
76358 |
0 |
0 |
| T4 |
105302 |
105057 |
0 |
0 |
| T5 |
99915 |
99863 |
0 |
0 |
| T6 |
8755 |
8621 |
0 |
0 |
| T7 |
5059 |
4855 |
0 |
0 |
| T15 |
5867 |
5705 |
0 |
0 |
| T16 |
185298 |
185081 |
0 |
0 |
| T17 |
7072 |
6897 |
0 |
0 |
| T18 |
1557 |
1395 |
0 |
0 |
| T22 |
2308 |
2119 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T57,T58,T59 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
457882634 |
453399986 |
0 |
0 |
| T1 |
76451 |
76358 |
0 |
0 |
| T4 |
105302 |
105057 |
0 |
0 |
| T5 |
99915 |
99863 |
0 |
0 |
| T6 |
8755 |
8621 |
0 |
0 |
| T7 |
5059 |
4855 |
0 |
0 |
| T15 |
5867 |
5705 |
0 |
0 |
| T16 |
185298 |
185081 |
0 |
0 |
| T17 |
7072 |
6897 |
0 |
0 |
| T18 |
1557 |
1395 |
0 |
0 |
| T22 |
2308 |
2119 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T57,T58,T59 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
229175006 |
228059531 |
0 |
0 |
| T1 |
38200 |
38179 |
0 |
0 |
| T4 |
52591 |
52529 |
0 |
0 |
| T5 |
49945 |
49931 |
0 |
0 |
| T6 |
5116 |
5082 |
0 |
0 |
| T7 |
3025 |
2977 |
0 |
0 |
| T15 |
3098 |
3070 |
0 |
0 |
| T16 |
92589 |
92541 |
0 |
0 |
| T17 |
3517 |
3448 |
0 |
0 |
| T18 |
718 |
697 |
0 |
0 |
| T22 |
1101 |
1060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T57,T58,T59 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
229175006 |
228059531 |
0 |
0 |
| T1 |
38200 |
38179 |
0 |
0 |
| T4 |
52591 |
52529 |
0 |
0 |
| T5 |
49945 |
49931 |
0 |
0 |
| T6 |
5116 |
5082 |
0 |
0 |
| T7 |
3025 |
2977 |
0 |
0 |
| T15 |
3098 |
3070 |
0 |
0 |
| T16 |
92589 |
92541 |
0 |
0 |
| T17 |
3517 |
3448 |
0 |
0 |
| T18 |
718 |
697 |
0 |
0 |
| T22 |
1101 |
1060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T58,T60,T61 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T60 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T58,T60,T61 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T58,T60,T61 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T58,T60,T61 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114586923 |
114029311 |
0 |
0 |
| T1 |
19100 |
19090 |
0 |
0 |
| T4 |
26295 |
26264 |
0 |
0 |
| T5 |
24973 |
24966 |
0 |
0 |
| T6 |
2556 |
2539 |
0 |
0 |
| T7 |
1510 |
1486 |
0 |
0 |
| T15 |
1548 |
1534 |
0 |
0 |
| T16 |
46294 |
46270 |
0 |
0 |
| T17 |
1759 |
1725 |
0 |
0 |
| T18 |
359 |
349 |
0 |
0 |
| T22 |
550 |
529 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T58,T61,T62 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T60 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T58,T61,T62 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T58,T60,T61 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T58,T60,T61 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114586923 |
114029311 |
0 |
0 |
| T1 |
19100 |
19090 |
0 |
0 |
| T4 |
26295 |
26264 |
0 |
0 |
| T5 |
24973 |
24966 |
0 |
0 |
| T6 |
2556 |
2539 |
0 |
0 |
| T7 |
1510 |
1486 |
0 |
0 |
| T15 |
1548 |
1534 |
0 |
0 |
| T16 |
46294 |
46270 |
0 |
0 |
| T17 |
1759 |
1725 |
0 |
0 |
| T18 |
359 |
349 |
0 |
0 |
| T22 |
550 |
529 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T57,T59,T60 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T57,T59,T60 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
488609611 |
483858913 |
0 |
0 |
| T1 |
79640 |
79542 |
0 |
0 |
| T4 |
103694 |
103439 |
0 |
0 |
| T5 |
146081 |
146026 |
0 |
0 |
| T6 |
9120 |
8980 |
0 |
0 |
| T7 |
5270 |
5058 |
0 |
0 |
| T15 |
6112 |
5943 |
0 |
0 |
| T16 |
205024 |
204798 |
0 |
0 |
| T17 |
7367 |
7184 |
0 |
0 |
| T18 |
1622 |
1453 |
0 |
0 |
| T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T57,T58,T59 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T57,T58,T59 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
488609611 |
483858913 |
0 |
0 |
| T1 |
79640 |
79542 |
0 |
0 |
| T4 |
103694 |
103439 |
0 |
0 |
| T5 |
146081 |
146026 |
0 |
0 |
| T6 |
9120 |
8980 |
0 |
0 |
| T7 |
5270 |
5058 |
0 |
0 |
| T15 |
6112 |
5943 |
0 |
0 |
| T16 |
205024 |
204798 |
0 |
0 |
| T17 |
7367 |
7184 |
0 |
0 |
| T18 |
1622 |
1453 |
0 |
0 |
| T22 |
2404 |
2206 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T63 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T63 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T58,T59,T61 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T58,T59,T61 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
234533339 |
232254785 |
0 |
0 |
| T1 |
38227 |
38181 |
0 |
0 |
| T4 |
58414 |
58292 |
0 |
0 |
| T5 |
67240 |
67214 |
0 |
0 |
| T6 |
4377 |
4310 |
0 |
0 |
| T7 |
2530 |
2428 |
0 |
0 |
| T15 |
2934 |
2853 |
0 |
0 |
| T16 |
104173 |
104065 |
0 |
0 |
| T17 |
3536 |
3448 |
0 |
0 |
| T18 |
778 |
698 |
0 |
0 |
| T22 |
1154 |
1059 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| ALWAYS | 100 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 114 | 0 | 0 | |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 0 | 0 | |
| CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 161 | 0 | 0 | |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 184 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 188 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 189 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 94 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 102 |
1 |
1 |
| 103 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 113 |
1 |
1 |
| 114 |
|
unreachable |
| 138 |
1 |
1 |
| 139 |
|
unreachable |
| 160 |
1 |
1 |
| 161 |
|
unreachable |
| 180 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 189 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo
| Total | Covered | Percent |
| Conditions | 26 | 25 | 96.15 |
| Logical | 26 | 25 | 96.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 102
EXPRESSION (wr_en && ((!err_storage)))
--1-- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | Covered | T57,T58,T61 |
| 1 | 1 | Covered | T4,T1,T5 |
LINE 104
EXPRESSION (phase_clear || err_storage)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T4,T7 |
| 0 | 1 | Covered | T57,T58,T59 |
| 1 | 0 | Covered | T2,T30,T33 |
LINE 113
EXPRESSION (we & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | Covered | T57,T58,T61 |
| 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 114
EXPRESSION (de & ((~phase_q)) & ((~err_storage)))
-1 ------2----- --------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T4,T7 |
| 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | Unreachable | |
LINE 138
EXPRESSION (we & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 1 | 0 | 1 | Covered | T58,T59,T61 |
| 1 | 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | 1 | Covered | T4,T1,T5 |
LINE 139
EXPRESSION (de & phase_q & ((~err_update)) & ((~err_storage)))
-1 ---2--- -------3------- --------4-------
| -1- | -2- | -3- | -4- | Status | Tests |
| 0 | 1 | 1 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | 1 | 1 | Unreachable | |
| 1 | 1 | 0 | 1 | Unreachable | |
| 1 | 1 | 1 | 0 | Unreachable | |
| 1 | 1 | 1 | 1 | Unreachable | |
LINE 183
EXPRESSION (((~staged_q) != wr_data) ? (phase_q & wr_en) : 1'b0)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION ((~staged_q) != wr_data)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T1,T5 |
| 1 | Covered | T6,T4,T7 |
LINE 183
SUB-EXPRESSION (phase_q & wr_en)
---1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T1,T5 |
| 1 | 0 | Covered | T4,T1,T5 |
| 1 | 1 | Covered | T58,T59,T61 |
LINE 184
EXPRESSION ((~shadow_q) != committed_q)
--------------1-------------
| -1- | Status | Tests |
| 0 | Covered | T6,T4,T7 |
| 1 | Covered | T57,T58,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
6 |
100.00 |
| TERNARY |
183 |
2 |
2 |
100.00 |
| IF |
100 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_shadow.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 183 (((~staged_q) != wr_data)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T6,T4,T7 |
| 0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 100 if ((!rst_ni))
-2-: 102 if ((wr_en && (!err_storage)))
-3-: 104 if ((phase_clear || err_storage))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T6,T4,T7 |
| 0 |
1 |
- |
Covered |
T4,T1,T5 |
| 0 |
0 |
1 |
Covered |
T2,T30,T33 |
| 0 |
0 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo
Assertion Details
CheckSwAccessIsLegal_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1010 |
1010 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
MubiIsNotYetSupported_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
234533339 |
232254785 |
0 |
0 |
| T1 |
38227 |
38181 |
0 |
0 |
| T4 |
58414 |
58292 |
0 |
0 |
| T5 |
67240 |
67214 |
0 |
0 |
| T6 |
4377 |
4310 |
0 |
0 |
| T7 |
2530 |
2428 |
0 |
0 |
| T15 |
2934 |
2853 |
0 |
0 |
| T16 |
104173 |
104065 |
0 |
0 |
| T17 |
3536 |
3448 |
0 |
0 |
| T18 |
778 |
698 |
0 |
0 |
| T22 |
1154 |
1059 |
0 |
0 |