Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
856964 |
853540 |
0 |
0 |
T4 |
1623108 |
1056777 |
0 |
0 |
T5 |
2100823 |
2097350 |
0 |
0 |
T6 |
63636 |
61737 |
0 |
0 |
T7 |
37524 |
32768 |
0 |
0 |
T17 |
246883 |
245461 |
0 |
0 |
T18 |
35958 |
30161 |
0 |
0 |
T25 |
76458 |
73853 |
0 |
0 |
T26 |
39846 |
37808 |
0 |
0 |
T27 |
120738 |
118777 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1040737524 |
1024902468 |
0 |
14490 |
T1 |
63222 |
62916 |
0 |
18 |
T4 |
38418 |
22602 |
0 |
18 |
T5 |
195432 |
195048 |
0 |
18 |
T6 |
14202 |
13716 |
0 |
18 |
T7 |
9138 |
7944 |
0 |
18 |
T17 |
22962 |
22788 |
0 |
18 |
T18 |
8208 |
6774 |
0 |
18 |
T25 |
17322 |
16656 |
0 |
18 |
T26 |
9162 |
8646 |
0 |
18 |
T27 |
11172 |
10956 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
311450 |
309999 |
0 |
21 |
T4 |
648029 |
384337 |
0 |
21 |
T5 |
738311 |
736907 |
0 |
21 |
T6 |
17223 |
16634 |
0 |
21 |
T7 |
9684 |
8289 |
0 |
21 |
T17 |
86770 |
86146 |
0 |
21 |
T18 |
9655 |
7971 |
0 |
21 |
T25 |
20535 |
19747 |
0 |
21 |
T26 |
10628 |
10030 |
0 |
21 |
T27 |
42233 |
41448 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
208007 |
0 |
0 |
T1 |
311450 |
4 |
0 |
0 |
T2 |
0 |
409 |
0 |
0 |
T4 |
512280 |
44 |
0 |
0 |
T5 |
542880 |
4 |
0 |
0 |
T6 |
10072 |
104 |
0 |
0 |
T7 |
5252 |
45 |
0 |
0 |
T10 |
0 |
178 |
0 |
0 |
T17 |
86770 |
278 |
0 |
0 |
T18 |
9655 |
34 |
0 |
0 |
T19 |
4654 |
0 |
0 |
0 |
T20 |
15158 |
189 |
0 |
0 |
T21 |
9088 |
61 |
0 |
0 |
T22 |
94770 |
0 |
0 |
0 |
T23 |
12583 |
146 |
0 |
0 |
T24 |
6076 |
0 |
0 |
0 |
T25 |
11904 |
269 |
0 |
0 |
T26 |
6108 |
12 |
0 |
0 |
T27 |
42233 |
189 |
0 |
0 |
T42 |
0 |
117 |
0 |
0 |
T43 |
0 |
51 |
0 |
0 |
T44 |
0 |
91 |
0 |
0 |
T102 |
0 |
24 |
0 |
0 |
T103 |
0 |
116 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
482292 |
480586 |
0 |
0 |
T4 |
936661 |
649329 |
0 |
0 |
T5 |
1167080 |
1165356 |
0 |
0 |
T6 |
32211 |
31348 |
0 |
0 |
T7 |
18702 |
16496 |
0 |
0 |
T17 |
137151 |
136488 |
0 |
0 |
T18 |
18095 |
15377 |
0 |
0 |
T25 |
38601 |
37411 |
0 |
0 |
T26 |
20056 |
19093 |
0 |
0 |
T27 |
67333 |
66334 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
655126800 |
650748380 |
0 |
0 |
T1 |
56200 |
55942 |
0 |
0 |
T4 |
122943 |
72960 |
0 |
0 |
T5 |
130287 |
130042 |
0 |
0 |
T6 |
2417 |
2337 |
0 |
0 |
T7 |
1386 |
1196 |
0 |
0 |
T17 |
15312 |
15205 |
0 |
0 |
T18 |
1339 |
1108 |
0 |
0 |
T25 |
2857 |
2750 |
0 |
0 |
T26 |
1466 |
1387 |
0 |
0 |
T27 |
7453 |
7319 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
655126800 |
650741339 |
0 |
2415 |
T1 |
56200 |
55939 |
0 |
3 |
T4 |
122943 |
72927 |
0 |
3 |
T5 |
130287 |
130039 |
0 |
3 |
T6 |
2417 |
2334 |
0 |
3 |
T7 |
1386 |
1193 |
0 |
3 |
T17 |
15312 |
15202 |
0 |
3 |
T18 |
1339 |
1105 |
0 |
3 |
T25 |
2857 |
2747 |
0 |
3 |
T26 |
1466 |
1384 |
0 |
3 |
T27 |
7453 |
7316 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
655126800 |
30149 |
0 |
0 |
T1 |
56200 |
0 |
0 |
0 |
T2 |
0 |
183 |
0 |
0 |
T17 |
15312 |
0 |
0 |
0 |
T18 |
1339 |
0 |
0 |
0 |
T19 |
1510 |
0 |
0 |
0 |
T20 |
10106 |
61 |
0 |
0 |
T21 |
6416 |
31 |
0 |
0 |
T22 |
68924 |
0 |
0 |
0 |
T23 |
8389 |
62 |
0 |
0 |
T24 |
3996 |
0 |
0 |
0 |
T27 |
7453 |
55 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
0 |
24 |
0 |
0 |
T44 |
0 |
42 |
0 |
0 |
T102 |
0 |
12 |
0 |
0 |
T103 |
0 |
56 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170817078 |
0 |
2415 |
T1 |
10537 |
10486 |
0 |
3 |
T4 |
6403 |
3767 |
0 |
3 |
T5 |
32572 |
32508 |
0 |
3 |
T6 |
2367 |
2286 |
0 |
3 |
T7 |
1523 |
1324 |
0 |
3 |
T17 |
3827 |
3798 |
0 |
3 |
T18 |
1368 |
1129 |
0 |
3 |
T25 |
2887 |
2776 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
1862 |
1826 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
18724 |
0 |
0 |
T1 |
10537 |
0 |
0 |
0 |
T2 |
0 |
119 |
0 |
0 |
T10 |
0 |
178 |
0 |
0 |
T17 |
3827 |
0 |
0 |
0 |
T18 |
1368 |
0 |
0 |
0 |
T19 |
1572 |
0 |
0 |
0 |
T20 |
2526 |
73 |
0 |
0 |
T21 |
1336 |
16 |
0 |
0 |
T22 |
12923 |
0 |
0 |
0 |
T23 |
2097 |
50 |
0 |
0 |
T24 |
1040 |
0 |
0 |
0 |
T27 |
1862 |
39 |
0 |
0 |
T42 |
0 |
20 |
0 |
0 |
T43 |
0 |
15 |
0 |
0 |
T44 |
0 |
30 |
0 |
0 |
T103 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T27,T20,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T20,T21 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170817078 |
0 |
2415 |
T1 |
10537 |
10486 |
0 |
3 |
T4 |
6403 |
3767 |
0 |
3 |
T5 |
32572 |
32508 |
0 |
3 |
T6 |
2367 |
2286 |
0 |
3 |
T7 |
1523 |
1324 |
0 |
3 |
T17 |
3827 |
3798 |
0 |
3 |
T18 |
1368 |
1129 |
0 |
3 |
T25 |
2887 |
2776 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
1862 |
1826 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
21526 |
0 |
0 |
T1 |
10537 |
0 |
0 |
0 |
T2 |
0 |
107 |
0 |
0 |
T17 |
3827 |
0 |
0 |
0 |
T18 |
1368 |
0 |
0 |
0 |
T19 |
1572 |
0 |
0 |
0 |
T20 |
2526 |
55 |
0 |
0 |
T21 |
1336 |
14 |
0 |
0 |
T22 |
12923 |
0 |
0 |
0 |
T23 |
2097 |
34 |
0 |
0 |
T24 |
1040 |
0 |
0 |
0 |
T27 |
1862 |
19 |
0 |
0 |
T42 |
0 |
34 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T44 |
0 |
19 |
0 |
0 |
T102 |
0 |
12 |
0 |
0 |
T103 |
0 |
50 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
692994068 |
0 |
0 |
T1 |
58544 |
58404 |
0 |
0 |
T4 |
128070 |
102044 |
0 |
0 |
T5 |
135720 |
135580 |
0 |
0 |
T6 |
2518 |
2492 |
0 |
0 |
T7 |
1313 |
1215 |
0 |
0 |
T17 |
15951 |
15925 |
0 |
0 |
T18 |
1395 |
1255 |
0 |
0 |
T25 |
2976 |
2936 |
0 |
0 |
T26 |
1527 |
1472 |
0 |
0 |
T27 |
7764 |
7666 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
692994068 |
0 |
0 |
T1 |
58544 |
58404 |
0 |
0 |
T4 |
128070 |
102044 |
0 |
0 |
T5 |
135720 |
135580 |
0 |
0 |
T6 |
2518 |
2492 |
0 |
0 |
T7 |
1313 |
1215 |
0 |
0 |
T17 |
15951 |
15925 |
0 |
0 |
T18 |
1395 |
1255 |
0 |
0 |
T25 |
2976 |
2936 |
0 |
0 |
T26 |
1527 |
1472 |
0 |
0 |
T27 |
7764 |
7666 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
655126800 |
652933870 |
0 |
0 |
T1 |
56200 |
56065 |
0 |
0 |
T4 |
122943 |
97959 |
0 |
0 |
T5 |
130287 |
130152 |
0 |
0 |
T6 |
2417 |
2392 |
0 |
0 |
T7 |
1386 |
1292 |
0 |
0 |
T17 |
15312 |
15287 |
0 |
0 |
T18 |
1339 |
1204 |
0 |
0 |
T25 |
2857 |
2818 |
0 |
0 |
T26 |
1466 |
1414 |
0 |
0 |
T27 |
7453 |
7360 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
655126800 |
652933870 |
0 |
0 |
T1 |
56200 |
56065 |
0 |
0 |
T4 |
122943 |
97959 |
0 |
0 |
T5 |
130287 |
130152 |
0 |
0 |
T6 |
2417 |
2392 |
0 |
0 |
T7 |
1386 |
1292 |
0 |
0 |
T17 |
15312 |
15287 |
0 |
0 |
T18 |
1339 |
1204 |
0 |
0 |
T25 |
2857 |
2818 |
0 |
0 |
T26 |
1466 |
1414 |
0 |
0 |
T27 |
7453 |
7360 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
326866167 |
326866167 |
0 |
0 |
T1 |
28033 |
28033 |
0 |
0 |
T4 |
48983 |
48983 |
0 |
0 |
T5 |
65076 |
65076 |
0 |
0 |
T6 |
1196 |
1196 |
0 |
0 |
T7 |
646 |
646 |
0 |
0 |
T17 |
7644 |
7644 |
0 |
0 |
T18 |
602 |
602 |
0 |
0 |
T25 |
1409 |
1409 |
0 |
0 |
T26 |
707 |
707 |
0 |
0 |
T27 |
4108 |
4108 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
326866167 |
326866167 |
0 |
0 |
T1 |
28033 |
28033 |
0 |
0 |
T4 |
48983 |
48983 |
0 |
0 |
T5 |
65076 |
65076 |
0 |
0 |
T6 |
1196 |
1196 |
0 |
0 |
T7 |
646 |
646 |
0 |
0 |
T17 |
7644 |
7644 |
0 |
0 |
T18 |
602 |
602 |
0 |
0 |
T25 |
1409 |
1409 |
0 |
0 |
T26 |
707 |
707 |
0 |
0 |
T27 |
4108 |
4108 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163432382 |
163432382 |
0 |
0 |
T1 |
14016 |
14016 |
0 |
0 |
T4 |
24493 |
24493 |
0 |
0 |
T5 |
32538 |
32538 |
0 |
0 |
T6 |
598 |
598 |
0 |
0 |
T7 |
323 |
323 |
0 |
0 |
T17 |
3822 |
3822 |
0 |
0 |
T18 |
301 |
301 |
0 |
0 |
T25 |
705 |
705 |
0 |
0 |
T26 |
354 |
354 |
0 |
0 |
T27 |
2054 |
2054 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163432382 |
163432382 |
0 |
0 |
T1 |
14016 |
14016 |
0 |
0 |
T4 |
24493 |
24493 |
0 |
0 |
T5 |
32538 |
32538 |
0 |
0 |
T6 |
598 |
598 |
0 |
0 |
T7 |
323 |
323 |
0 |
0 |
T17 |
3822 |
3822 |
0 |
0 |
T18 |
301 |
301 |
0 |
0 |
T25 |
705 |
705 |
0 |
0 |
T26 |
354 |
354 |
0 |
0 |
T27 |
2054 |
2054 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
333834714 |
332727608 |
0 |
0 |
T1 |
28101 |
28034 |
0 |
0 |
T4 |
61474 |
48982 |
0 |
0 |
T5 |
65147 |
65080 |
0 |
0 |
T6 |
1208 |
1196 |
0 |
0 |
T7 |
644 |
598 |
0 |
0 |
T17 |
7656 |
7644 |
0 |
0 |
T18 |
670 |
603 |
0 |
0 |
T25 |
1428 |
1409 |
0 |
0 |
T26 |
732 |
706 |
0 |
0 |
T27 |
3726 |
3680 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
333834714 |
332727608 |
0 |
0 |
T1 |
28101 |
28034 |
0 |
0 |
T4 |
61474 |
48982 |
0 |
0 |
T5 |
65147 |
65080 |
0 |
0 |
T6 |
1208 |
1196 |
0 |
0 |
T7 |
644 |
598 |
0 |
0 |
T17 |
7656 |
7644 |
0 |
0 |
T18 |
670 |
603 |
0 |
0 |
T25 |
1428 |
1409 |
0 |
0 |
T26 |
732 |
706 |
0 |
0 |
T27 |
3726 |
3680 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170817078 |
0 |
2415 |
T1 |
10537 |
10486 |
0 |
3 |
T4 |
6403 |
3767 |
0 |
3 |
T5 |
32572 |
32508 |
0 |
3 |
T6 |
2367 |
2286 |
0 |
3 |
T7 |
1523 |
1324 |
0 |
3 |
T17 |
3827 |
3798 |
0 |
3 |
T18 |
1368 |
1129 |
0 |
3 |
T25 |
2887 |
2776 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
1862 |
1826 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170817078 |
0 |
2415 |
T1 |
10537 |
10486 |
0 |
3 |
T4 |
6403 |
3767 |
0 |
3 |
T5 |
32572 |
32508 |
0 |
3 |
T6 |
2367 |
2286 |
0 |
3 |
T7 |
1523 |
1324 |
0 |
3 |
T17 |
3827 |
3798 |
0 |
3 |
T18 |
1368 |
1129 |
0 |
3 |
T25 |
2887 |
2776 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
1862 |
1826 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170817078 |
0 |
2415 |
T1 |
10537 |
10486 |
0 |
3 |
T4 |
6403 |
3767 |
0 |
3 |
T5 |
32572 |
32508 |
0 |
3 |
T6 |
2367 |
2286 |
0 |
3 |
T7 |
1523 |
1324 |
0 |
3 |
T17 |
3827 |
3798 |
0 |
3 |
T18 |
1368 |
1129 |
0 |
3 |
T25 |
2887 |
2776 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
1862 |
1826 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170817078 |
0 |
2415 |
T1 |
10537 |
10486 |
0 |
3 |
T4 |
6403 |
3767 |
0 |
3 |
T5 |
32572 |
32508 |
0 |
3 |
T6 |
2367 |
2286 |
0 |
3 |
T7 |
1523 |
1324 |
0 |
3 |
T17 |
3827 |
3798 |
0 |
3 |
T18 |
1368 |
1129 |
0 |
3 |
T25 |
2887 |
2776 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
1862 |
1826 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170817078 |
0 |
2415 |
T1 |
10537 |
10486 |
0 |
3 |
T4 |
6403 |
3767 |
0 |
3 |
T5 |
32572 |
32508 |
0 |
3 |
T6 |
2367 |
2286 |
0 |
3 |
T7 |
1523 |
1324 |
0 |
3 |
T17 |
3827 |
3798 |
0 |
3 |
T18 |
1368 |
1129 |
0 |
3 |
T25 |
2887 |
2776 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
1862 |
1826 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170817078 |
0 |
2415 |
T1 |
10537 |
10486 |
0 |
3 |
T4 |
6403 |
3767 |
0 |
3 |
T5 |
32572 |
32508 |
0 |
3 |
T6 |
2367 |
2286 |
0 |
3 |
T7 |
1523 |
1324 |
0 |
3 |
T17 |
3827 |
3798 |
0 |
3 |
T18 |
1368 |
1129 |
0 |
3 |
T25 |
2887 |
2776 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
1862 |
1826 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173456254 |
170824226 |
0 |
0 |
T1 |
10537 |
10489 |
0 |
0 |
T4 |
6403 |
3810 |
0 |
0 |
T5 |
32572 |
32511 |
0 |
0 |
T6 |
2367 |
2289 |
0 |
0 |
T7 |
1523 |
1327 |
0 |
0 |
T17 |
3827 |
3801 |
0 |
0 |
T18 |
1368 |
1132 |
0 |
0 |
T25 |
2887 |
2779 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
1862 |
1829 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690669700 |
0 |
2415 |
T1 |
58544 |
58272 |
0 |
3 |
T4 |
128070 |
75969 |
0 |
3 |
T5 |
135720 |
135463 |
0 |
3 |
T6 |
2518 |
2432 |
0 |
3 |
T7 |
1313 |
1112 |
0 |
3 |
T17 |
15951 |
15837 |
0 |
3 |
T18 |
1395 |
1152 |
0 |
3 |
T25 |
2976 |
2862 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
7764 |
7620 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
34485 |
0 |
0 |
T1 |
58544 |
1 |
0 |
0 |
T4 |
128070 |
11 |
0 |
0 |
T5 |
135720 |
1 |
0 |
0 |
T6 |
2518 |
31 |
0 |
0 |
T7 |
1313 |
15 |
0 |
0 |
T17 |
15951 |
67 |
0 |
0 |
T18 |
1395 |
9 |
0 |
0 |
T25 |
2976 |
72 |
0 |
0 |
T26 |
1527 |
3 |
0 |
0 |
T27 |
7764 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690669700 |
0 |
2415 |
T1 |
58544 |
58272 |
0 |
3 |
T4 |
128070 |
75969 |
0 |
3 |
T5 |
135720 |
135463 |
0 |
3 |
T6 |
2518 |
2432 |
0 |
3 |
T7 |
1313 |
1112 |
0 |
3 |
T17 |
15951 |
15837 |
0 |
3 |
T18 |
1395 |
1152 |
0 |
3 |
T25 |
2976 |
2862 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
7764 |
7620 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
34311 |
0 |
0 |
T1 |
58544 |
1 |
0 |
0 |
T4 |
128070 |
11 |
0 |
0 |
T5 |
135720 |
1 |
0 |
0 |
T6 |
2518 |
27 |
0 |
0 |
T7 |
1313 |
9 |
0 |
0 |
T17 |
15951 |
67 |
0 |
0 |
T18 |
1395 |
9 |
0 |
0 |
T25 |
2976 |
61 |
0 |
0 |
T26 |
1527 |
3 |
0 |
0 |
T27 |
7764 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690669700 |
0 |
2415 |
T1 |
58544 |
58272 |
0 |
3 |
T4 |
128070 |
75969 |
0 |
3 |
T5 |
135720 |
135463 |
0 |
3 |
T6 |
2518 |
2432 |
0 |
3 |
T7 |
1313 |
1112 |
0 |
3 |
T17 |
15951 |
15837 |
0 |
3 |
T18 |
1395 |
1152 |
0 |
3 |
T25 |
2976 |
2862 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
7764 |
7620 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
34333 |
0 |
0 |
T1 |
58544 |
1 |
0 |
0 |
T4 |
128070 |
11 |
0 |
0 |
T5 |
135720 |
1 |
0 |
0 |
T6 |
2518 |
31 |
0 |
0 |
T7 |
1313 |
10 |
0 |
0 |
T17 |
15951 |
78 |
0 |
0 |
T18 |
1395 |
9 |
0 |
0 |
T25 |
2976 |
65 |
0 |
0 |
T26 |
1527 |
3 |
0 |
0 |
T27 |
7764 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T6,T7 |
1 | Covered | T4,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T7 |
0 |
Covered |
T4,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690669700 |
0 |
2415 |
T1 |
58544 |
58272 |
0 |
3 |
T4 |
128070 |
75969 |
0 |
3 |
T5 |
135720 |
135463 |
0 |
3 |
T6 |
2518 |
2432 |
0 |
3 |
T7 |
1313 |
1112 |
0 |
3 |
T17 |
15951 |
15837 |
0 |
3 |
T18 |
1395 |
1152 |
0 |
3 |
T25 |
2976 |
2862 |
0 |
3 |
T26 |
1527 |
1441 |
0 |
3 |
T27 |
7764 |
7620 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
34479 |
0 |
0 |
T1 |
58544 |
1 |
0 |
0 |
T4 |
128070 |
11 |
0 |
0 |
T5 |
135720 |
1 |
0 |
0 |
T6 |
2518 |
15 |
0 |
0 |
T7 |
1313 |
11 |
0 |
0 |
T17 |
15951 |
66 |
0 |
0 |
T18 |
1395 |
7 |
0 |
0 |
T25 |
2976 |
71 |
0 |
0 |
T26 |
1527 |
3 |
0 |
0 |
T27 |
7764 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
695302957 |
690676787 |
0 |
0 |
T1 |
58544 |
58275 |
0 |
0 |
T4 |
128070 |
76002 |
0 |
0 |
T5 |
135720 |
135466 |
0 |
0 |
T6 |
2518 |
2435 |
0 |
0 |
T7 |
1313 |
1115 |
0 |
0 |
T17 |
15951 |
15840 |
0 |
0 |
T18 |
1395 |
1155 |
0 |
0 |
T25 |
2976 |
2865 |
0 |
0 |
T26 |
1527 |
1444 |
0 |
0 |
T27 |
7764 |
7623 |
0 |
0 |