Line Coverage for Module :
clkmgr_extclk_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 34 | 1 | 1 | 100.00 |
| ALWAYS | 49 | 1 | 1 | 100.00 |
| ALWAYS | 66 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 49 |
1 |
1 |
| 66 |
1 |
1 |
Cond Coverage for Module :
clkmgr_extclk_sva_if
| Total | Covered | Percent |
| Conditions | 19 | 19 | 100.00 |
| Logical | 19 | 19 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (lc_clk_byp_req_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T27,T20,T21 |
| 1 | Covered | T27,T20,T21 |
LINE 49
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- ------------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T20,T21,T23 |
| 1 | 0 | Covered | T4,T27,T20 |
| 1 | 1 | Covered | T20,T21,T23 |
LINE 49
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T4,T27,T20 |
| 1 | Covered | T4,T27,T20 |
LINE 49
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T27,T20 |
| 1 | Covered | T20,T21,T23 |
LINE 66
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (extclk_ctrl_hi_speed_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- -------------------2------------------- ------------3-----------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T20,T2,T42 |
| 1 | 0 | 1 | Covered | T20,T21,T23 |
| 1 | 1 | 0 | Covered | T4,T27,T20 |
| 1 | 1 | 1 | Covered | T20,T21,T23 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T4,T27,T20 |
| 1 | Covered | T4,T27,T20 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_hi_speed_sel == MuBi4True)
-------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T4,T27,T20 |
| 1 | Covered | T4,T27,T20 |
LINE 66
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T4,T27,T20 |
| 1 | Covered | T20,T21,T23 |
Assert Coverage for Module :
clkmgr_extclk_sva_if
Assertion Details
AllClkBypReqFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
173456254 |
4563 |
0 |
0 |
| T2 |
610288 |
21 |
0 |
0 |
| T10 |
0 |
50 |
0 |
0 |
| T20 |
2526 |
8 |
0 |
0 |
| T21 |
1336 |
3 |
0 |
0 |
| T22 |
12923 |
0 |
0 |
0 |
| T23 |
2097 |
6 |
0 |
0 |
| T24 |
1040 |
0 |
0 |
0 |
| T30 |
207431 |
0 |
0 |
0 |
| T35 |
892 |
0 |
0 |
0 |
| T38 |
1878 |
0 |
0 |
0 |
| T42 |
2099 |
7 |
0 |
0 |
| T43 |
0 |
3 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T102 |
0 |
3 |
0 |
0 |
| T103 |
0 |
12 |
0 |
0 |
AllClkBypReqRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
173456254 |
4563 |
0 |
0 |
| T2 |
610288 |
21 |
0 |
0 |
| T10 |
0 |
50 |
0 |
0 |
| T20 |
2526 |
8 |
0 |
0 |
| T21 |
1336 |
3 |
0 |
0 |
| T22 |
12923 |
0 |
0 |
0 |
| T23 |
2097 |
6 |
0 |
0 |
| T24 |
1040 |
0 |
0 |
0 |
| T30 |
207431 |
0 |
0 |
0 |
| T35 |
892 |
0 |
0 |
0 |
| T38 |
1878 |
0 |
0 |
0 |
| T42 |
2099 |
7 |
0 |
0 |
| T43 |
0 |
3 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T102 |
0 |
3 |
0 |
0 |
| T103 |
0 |
12 |
0 |
0 |
HiSpeedSelFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
173456254 |
2749 |
0 |
0 |
| T2 |
610288 |
14 |
0 |
0 |
| T10 |
0 |
40 |
0 |
0 |
| T20 |
2526 |
5 |
0 |
0 |
| T21 |
1336 |
2 |
0 |
0 |
| T22 |
12923 |
0 |
0 |
0 |
| T23 |
2097 |
2 |
0 |
0 |
| T24 |
1040 |
0 |
0 |
0 |
| T30 |
207431 |
0 |
0 |
0 |
| T35 |
892 |
0 |
0 |
0 |
| T38 |
1878 |
0 |
0 |
0 |
| T42 |
2099 |
4 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T66 |
0 |
5 |
0 |
0 |
| T67 |
0 |
6 |
0 |
0 |
| T103 |
0 |
9 |
0 |
0 |
HiSpeedSelRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
173456254 |
2749 |
0 |
0 |
| T2 |
610288 |
14 |
0 |
0 |
| T10 |
0 |
40 |
0 |
0 |
| T20 |
2526 |
5 |
0 |
0 |
| T21 |
1336 |
2 |
0 |
0 |
| T22 |
12923 |
0 |
0 |
0 |
| T23 |
2097 |
2 |
0 |
0 |
| T24 |
1040 |
0 |
0 |
0 |
| T30 |
207431 |
0 |
0 |
0 |
| T35 |
892 |
0 |
0 |
0 |
| T38 |
1878 |
0 |
0 |
0 |
| T42 |
2099 |
4 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T66 |
0 |
5 |
0 |
0 |
| T67 |
0 |
6 |
0 |
0 |
| T103 |
0 |
9 |
0 |
0 |
IoClkBypReqFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
173456254 |
5674 |
0 |
0 |
| T1 |
10537 |
0 |
0 |
0 |
| T2 |
0 |
37 |
0 |
0 |
| T10 |
0 |
55 |
0 |
0 |
| T17 |
3827 |
0 |
0 |
0 |
| T18 |
1368 |
0 |
0 |
0 |
| T19 |
1572 |
0 |
0 |
0 |
| T20 |
2526 |
16 |
0 |
0 |
| T21 |
1336 |
5 |
0 |
0 |
| T22 |
12923 |
0 |
0 |
0 |
| T23 |
2097 |
14 |
0 |
0 |
| T24 |
1040 |
0 |
0 |
0 |
| T27 |
1862 |
12 |
0 |
0 |
| T42 |
0 |
7 |
0 |
0 |
| T43 |
0 |
6 |
0 |
0 |
| T44 |
0 |
9 |
0 |
0 |
| T103 |
0 |
3 |
0 |
0 |
IoClkBypReqRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
173456254 |
5674 |
0 |
0 |
| T1 |
10537 |
0 |
0 |
0 |
| T2 |
0 |
37 |
0 |
0 |
| T10 |
0 |
55 |
0 |
0 |
| T17 |
3827 |
0 |
0 |
0 |
| T18 |
1368 |
0 |
0 |
0 |
| T19 |
1572 |
0 |
0 |
0 |
| T20 |
2526 |
16 |
0 |
0 |
| T21 |
1336 |
5 |
0 |
0 |
| T22 |
12923 |
0 |
0 |
0 |
| T23 |
2097 |
14 |
0 |
0 |
| T24 |
1040 |
0 |
0 |
0 |
| T27 |
1862 |
12 |
0 |
0 |
| T42 |
0 |
7 |
0 |
0 |
| T43 |
0 |
6 |
0 |
0 |
| T44 |
0 |
9 |
0 |
0 |
| T103 |
0 |
3 |
0 |
0 |