Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
12456668 |
12440128 |
0 |
0 |
T5 |
1029622 |
1027380 |
0 |
0 |
T6 |
2333075 |
2329671 |
0 |
0 |
T7 |
122019 |
121094 |
0 |
0 |
T8 |
39266 |
35666 |
0 |
0 |
T18 |
94933 |
90339 |
0 |
0 |
T19 |
761816 |
667225 |
0 |
0 |
T20 |
55524 |
51798 |
0 |
0 |
T21 |
54872 |
52244 |
0 |
0 |
T26 |
78483 |
76507 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
871834920 |
856568424 |
0 |
14490 |
T1 |
1204332 |
1202490 |
0 |
18 |
T5 |
81138 |
80934 |
0 |
18 |
T6 |
395316 |
394716 |
0 |
18 |
T7 |
19146 |
18966 |
0 |
18 |
T8 |
8850 |
7908 |
0 |
18 |
T18 |
14904 |
14082 |
0 |
18 |
T19 |
45618 |
38424 |
0 |
18 |
T20 |
12732 |
11784 |
0 |
18 |
T21 |
8580 |
8100 |
0 |
18 |
T26 |
12168 |
11820 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
4350053 |
4343373 |
0 |
21 |
T5 |
367872 |
366881 |
0 |
21 |
T6 |
710364 |
709168 |
0 |
21 |
T7 |
38042 |
37699 |
0 |
21 |
T8 |
10267 |
9173 |
0 |
21 |
T18 |
29624 |
28001 |
0 |
21 |
T19 |
284586 |
242584 |
0 |
21 |
T20 |
14769 |
13670 |
0 |
21 |
T21 |
17056 |
16116 |
0 |
21 |
T26 |
24580 |
23894 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
181879 |
0 |
0 |
T1 |
4350053 |
2852 |
0 |
0 |
T5 |
367872 |
4 |
0 |
0 |
T6 |
710364 |
4 |
0 |
0 |
T7 |
25532 |
109 |
0 |
0 |
T8 |
10267 |
76 |
0 |
0 |
T18 |
29624 |
162 |
0 |
0 |
T19 |
284586 |
12 |
0 |
0 |
T20 |
14769 |
162 |
0 |
0 |
T21 |
17056 |
109 |
0 |
0 |
T22 |
4704 |
0 |
0 |
0 |
T24 |
0 |
82 |
0 |
0 |
T25 |
0 |
157 |
0 |
0 |
T26 |
24580 |
67 |
0 |
0 |
T104 |
0 |
121 |
0 |
0 |
T116 |
0 |
177 |
0 |
0 |
T117 |
0 |
102 |
0 |
0 |
T118 |
0 |
46 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6902283 |
6894239 |
0 |
0 |
T5 |
580612 |
579526 |
0 |
0 |
T6 |
1227395 |
1225748 |
0 |
0 |
T7 |
64831 |
64390 |
0 |
0 |
T8 |
20149 |
18546 |
0 |
0 |
T18 |
50405 |
48217 |
0 |
0 |
T19 |
431612 |
384228 |
0 |
0 |
T20 |
28023 |
26305 |
0 |
0 |
T21 |
29236 |
27989 |
0 |
0 |
T26 |
41735 |
40754 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430131090 |
425690808 |
0 |
0 |
T1 |
758653 |
757481 |
0 |
0 |
T5 |
70610 |
70434 |
0 |
0 |
T6 |
88756 |
88567 |
0 |
0 |
T7 |
6128 |
6076 |
0 |
0 |
T8 |
1417 |
1268 |
0 |
0 |
T18 |
4772 |
4514 |
0 |
0 |
T19 |
52136 |
44617 |
0 |
0 |
T20 |
2037 |
1889 |
0 |
0 |
T21 |
2748 |
2599 |
0 |
0 |
T26 |
3972 |
3865 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430131090 |
425683713 |
0 |
2415 |
T1 |
758653 |
757479 |
0 |
3 |
T5 |
70610 |
70431 |
0 |
3 |
T6 |
88756 |
88564 |
0 |
3 |
T7 |
6128 |
6073 |
0 |
3 |
T8 |
1417 |
1265 |
0 |
3 |
T18 |
4772 |
4511 |
0 |
3 |
T19 |
52136 |
44464 |
0 |
3 |
T20 |
2037 |
1886 |
0 |
3 |
T21 |
2748 |
2596 |
0 |
3 |
T26 |
3972 |
3862 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430131090 |
26134 |
0 |
0 |
T1 |
758653 |
360 |
0 |
0 |
T5 |
70610 |
0 |
0 |
0 |
T6 |
88756 |
0 |
0 |
0 |
T8 |
1417 |
25 |
0 |
0 |
T18 |
4772 |
0 |
0 |
0 |
T19 |
52136 |
0 |
0 |
0 |
T20 |
2037 |
36 |
0 |
0 |
T21 |
2748 |
31 |
0 |
0 |
T22 |
1568 |
0 |
0 |
0 |
T24 |
0 |
36 |
0 |
0 |
T25 |
0 |
67 |
0 |
0 |
T26 |
3972 |
0 |
0 |
0 |
T104 |
0 |
42 |
0 |
0 |
T116 |
0 |
104 |
0 |
0 |
T117 |
0 |
40 |
0 |
0 |
T118 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142761404 |
0 |
2415 |
T1 |
200722 |
200415 |
0 |
3 |
T5 |
13523 |
13489 |
0 |
3 |
T6 |
65886 |
65786 |
0 |
3 |
T7 |
3191 |
3161 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
2484 |
2347 |
0 |
3 |
T19 |
7603 |
6404 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
1430 |
1350 |
0 |
3 |
T26 |
2028 |
1970 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
16116 |
0 |
0 |
T1 |
200722 |
242 |
0 |
0 |
T5 |
13523 |
0 |
0 |
0 |
T6 |
65886 |
0 |
0 |
0 |
T8 |
1475 |
11 |
0 |
0 |
T18 |
2484 |
0 |
0 |
0 |
T19 |
7603 |
0 |
0 |
0 |
T20 |
2122 |
48 |
0 |
0 |
T21 |
1430 |
23 |
0 |
0 |
T22 |
1568 |
0 |
0 |
0 |
T24 |
0 |
26 |
0 |
0 |
T25 |
0 |
47 |
0 |
0 |
T26 |
2028 |
0 |
0 |
0 |
T104 |
0 |
49 |
0 |
0 |
T116 |
0 |
43 |
0 |
0 |
T117 |
0 |
27 |
0 |
0 |
T118 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T1,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T1,T20 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142761404 |
0 |
2415 |
T1 |
200722 |
200415 |
0 |
3 |
T5 |
13523 |
13489 |
0 |
3 |
T6 |
65886 |
65786 |
0 |
3 |
T7 |
3191 |
3161 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
2484 |
2347 |
0 |
3 |
T19 |
7603 |
6404 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
1430 |
1350 |
0 |
3 |
T26 |
2028 |
1970 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
18381 |
0 |
0 |
T1 |
200722 |
251 |
0 |
0 |
T5 |
13523 |
0 |
0 |
0 |
T6 |
65886 |
0 |
0 |
0 |
T8 |
1475 |
16 |
0 |
0 |
T18 |
2484 |
0 |
0 |
0 |
T19 |
7603 |
0 |
0 |
0 |
T20 |
2122 |
24 |
0 |
0 |
T21 |
1430 |
15 |
0 |
0 |
T22 |
1568 |
0 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
0 |
43 |
0 |
0 |
T26 |
2028 |
0 |
0 |
0 |
T104 |
0 |
30 |
0 |
0 |
T116 |
0 |
30 |
0 |
0 |
T117 |
0 |
35 |
0 |
0 |
T118 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
454954941 |
0 |
0 |
T1 |
797489 |
796944 |
0 |
0 |
T5 |
67554 |
67485 |
0 |
0 |
T6 |
122459 |
122347 |
0 |
0 |
T7 |
6383 |
6357 |
0 |
0 |
T8 |
1475 |
1449 |
0 |
0 |
T18 |
4971 |
4844 |
0 |
0 |
T19 |
54311 |
50296 |
0 |
0 |
T20 |
2122 |
2053 |
0 |
0 |
T21 |
2862 |
2793 |
0 |
0 |
T26 |
4138 |
4055 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
454954941 |
0 |
0 |
T1 |
797489 |
796944 |
0 |
0 |
T5 |
67554 |
67485 |
0 |
0 |
T6 |
122459 |
122347 |
0 |
0 |
T7 |
6383 |
6357 |
0 |
0 |
T8 |
1475 |
1449 |
0 |
0 |
T18 |
4971 |
4844 |
0 |
0 |
T19 |
54311 |
50296 |
0 |
0 |
T20 |
2122 |
2053 |
0 |
0 |
T21 |
2862 |
2793 |
0 |
0 |
T26 |
4138 |
4055 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430131090 |
427950453 |
0 |
0 |
T1 |
758653 |
758129 |
0 |
0 |
T5 |
70610 |
70544 |
0 |
0 |
T6 |
88756 |
88649 |
0 |
0 |
T7 |
6128 |
6103 |
0 |
0 |
T8 |
1417 |
1392 |
0 |
0 |
T18 |
4772 |
4651 |
0 |
0 |
T19 |
52136 |
48285 |
0 |
0 |
T20 |
2037 |
1971 |
0 |
0 |
T21 |
2748 |
2681 |
0 |
0 |
T26 |
3972 |
3892 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430131090 |
427950453 |
0 |
0 |
T1 |
758653 |
758129 |
0 |
0 |
T5 |
70610 |
70544 |
0 |
0 |
T6 |
88756 |
88649 |
0 |
0 |
T7 |
6128 |
6103 |
0 |
0 |
T8 |
1417 |
1392 |
0 |
0 |
T18 |
4772 |
4651 |
0 |
0 |
T19 |
52136 |
48285 |
0 |
0 |
T20 |
2037 |
1971 |
0 |
0 |
T21 |
2748 |
2681 |
0 |
0 |
T26 |
3972 |
3892 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214233917 |
214233917 |
0 |
0 |
T1 |
379369 |
379369 |
0 |
0 |
T5 |
35272 |
35272 |
0 |
0 |
T6 |
44325 |
44325 |
0 |
0 |
T7 |
3052 |
3052 |
0 |
0 |
T8 |
1200 |
1200 |
0 |
0 |
T18 |
2326 |
2326 |
0 |
0 |
T19 |
24156 |
24156 |
0 |
0 |
T20 |
1084 |
1084 |
0 |
0 |
T21 |
1484 |
1484 |
0 |
0 |
T26 |
1946 |
1946 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214233917 |
214233917 |
0 |
0 |
T1 |
379369 |
379369 |
0 |
0 |
T5 |
35272 |
35272 |
0 |
0 |
T6 |
44325 |
44325 |
0 |
0 |
T7 |
3052 |
3052 |
0 |
0 |
T8 |
1200 |
1200 |
0 |
0 |
T18 |
2326 |
2326 |
0 |
0 |
T19 |
24156 |
24156 |
0 |
0 |
T20 |
1084 |
1084 |
0 |
0 |
T21 |
1484 |
1484 |
0 |
0 |
T26 |
1946 |
1946 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
107116353 |
107116353 |
0 |
0 |
T1 |
189684 |
189684 |
0 |
0 |
T5 |
17636 |
17636 |
0 |
0 |
T6 |
22162 |
22162 |
0 |
0 |
T7 |
1526 |
1526 |
0 |
0 |
T8 |
599 |
599 |
0 |
0 |
T18 |
1163 |
1163 |
0 |
0 |
T19 |
12078 |
12078 |
0 |
0 |
T20 |
542 |
542 |
0 |
0 |
T21 |
741 |
741 |
0 |
0 |
T26 |
973 |
973 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
107116353 |
107116353 |
0 |
0 |
T1 |
189684 |
189684 |
0 |
0 |
T5 |
17636 |
17636 |
0 |
0 |
T6 |
22162 |
22162 |
0 |
0 |
T7 |
1526 |
1526 |
0 |
0 |
T8 |
599 |
599 |
0 |
0 |
T18 |
1163 |
1163 |
0 |
0 |
T19 |
12078 |
12078 |
0 |
0 |
T20 |
542 |
542 |
0 |
0 |
T21 |
741 |
741 |
0 |
0 |
T26 |
973 |
973 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219593603 |
218491900 |
0 |
0 |
T1 |
382800 |
382539 |
0 |
0 |
T5 |
38186 |
38153 |
0 |
0 |
T6 |
64541 |
64487 |
0 |
0 |
T7 |
3064 |
3052 |
0 |
0 |
T8 |
708 |
696 |
0 |
0 |
T18 |
2385 |
2325 |
0 |
0 |
T19 |
26069 |
24147 |
0 |
0 |
T20 |
1018 |
985 |
0 |
0 |
T21 |
1373 |
1340 |
0 |
0 |
T26 |
1986 |
1946 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219593603 |
218491900 |
0 |
0 |
T1 |
382800 |
382539 |
0 |
0 |
T5 |
38186 |
38153 |
0 |
0 |
T6 |
64541 |
64487 |
0 |
0 |
T7 |
3064 |
3052 |
0 |
0 |
T8 |
708 |
696 |
0 |
0 |
T18 |
2385 |
2325 |
0 |
0 |
T19 |
26069 |
24147 |
0 |
0 |
T20 |
1018 |
985 |
0 |
0 |
T21 |
1373 |
1340 |
0 |
0 |
T26 |
1986 |
1946 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142761404 |
0 |
2415 |
T1 |
200722 |
200415 |
0 |
3 |
T5 |
13523 |
13489 |
0 |
3 |
T6 |
65886 |
65786 |
0 |
3 |
T7 |
3191 |
3161 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
2484 |
2347 |
0 |
3 |
T19 |
7603 |
6404 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
1430 |
1350 |
0 |
3 |
T26 |
2028 |
1970 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142761404 |
0 |
2415 |
T1 |
200722 |
200415 |
0 |
3 |
T5 |
13523 |
13489 |
0 |
3 |
T6 |
65886 |
65786 |
0 |
3 |
T7 |
3191 |
3161 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
2484 |
2347 |
0 |
3 |
T19 |
7603 |
6404 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
1430 |
1350 |
0 |
3 |
T26 |
2028 |
1970 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142761404 |
0 |
2415 |
T1 |
200722 |
200415 |
0 |
3 |
T5 |
13523 |
13489 |
0 |
3 |
T6 |
65886 |
65786 |
0 |
3 |
T7 |
3191 |
3161 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
2484 |
2347 |
0 |
3 |
T19 |
7603 |
6404 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
1430 |
1350 |
0 |
3 |
T26 |
2028 |
1970 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142761404 |
0 |
2415 |
T1 |
200722 |
200415 |
0 |
3 |
T5 |
13523 |
13489 |
0 |
3 |
T6 |
65886 |
65786 |
0 |
3 |
T7 |
3191 |
3161 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
2484 |
2347 |
0 |
3 |
T19 |
7603 |
6404 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
1430 |
1350 |
0 |
3 |
T26 |
2028 |
1970 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142761404 |
0 |
2415 |
T1 |
200722 |
200415 |
0 |
3 |
T5 |
13523 |
13489 |
0 |
3 |
T6 |
65886 |
65786 |
0 |
3 |
T7 |
3191 |
3161 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
2484 |
2347 |
0 |
3 |
T19 |
7603 |
6404 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
1430 |
1350 |
0 |
3 |
T26 |
2028 |
1970 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142761404 |
0 |
2415 |
T1 |
200722 |
200415 |
0 |
3 |
T5 |
13523 |
13489 |
0 |
3 |
T6 |
65886 |
65786 |
0 |
3 |
T7 |
3191 |
3161 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
2484 |
2347 |
0 |
3 |
T19 |
7603 |
6404 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
1430 |
1350 |
0 |
3 |
T26 |
2028 |
1970 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
145305820 |
142768686 |
0 |
0 |
T1 |
200722 |
200417 |
0 |
0 |
T5 |
13523 |
13492 |
0 |
0 |
T6 |
65886 |
65789 |
0 |
0 |
T7 |
3191 |
3164 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
2484 |
2350 |
0 |
0 |
T19 |
7603 |
6557 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
1430 |
1353 |
0 |
0 |
T26 |
2028 |
1973 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452545000 |
0 |
2415 |
T1 |
797489 |
796266 |
0 |
3 |
T5 |
67554 |
67368 |
0 |
3 |
T6 |
122459 |
122258 |
0 |
3 |
T7 |
6383 |
6326 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
4971 |
4699 |
0 |
3 |
T19 |
54311 |
46328 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
2862 |
2705 |
0 |
3 |
T26 |
4138 |
4023 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
30466 |
0 |
0 |
T1 |
797489 |
483 |
0 |
0 |
T5 |
67554 |
1 |
0 |
0 |
T6 |
122459 |
1 |
0 |
0 |
T7 |
6383 |
13 |
0 |
0 |
T8 |
1475 |
7 |
0 |
0 |
T18 |
4971 |
38 |
0 |
0 |
T19 |
54311 |
3 |
0 |
0 |
T20 |
2122 |
16 |
0 |
0 |
T21 |
2862 |
4 |
0 |
0 |
T26 |
4138 |
29 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452545000 |
0 |
2415 |
T1 |
797489 |
796266 |
0 |
3 |
T5 |
67554 |
67368 |
0 |
3 |
T6 |
122459 |
122258 |
0 |
3 |
T7 |
6383 |
6326 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
4971 |
4699 |
0 |
3 |
T19 |
54311 |
46328 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
2862 |
2705 |
0 |
3 |
T26 |
4138 |
4023 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
30419 |
0 |
0 |
T1 |
797489 |
540 |
0 |
0 |
T5 |
67554 |
1 |
0 |
0 |
T6 |
122459 |
1 |
0 |
0 |
T7 |
6383 |
32 |
0 |
0 |
T8 |
1475 |
3 |
0 |
0 |
T18 |
4971 |
43 |
0 |
0 |
T19 |
54311 |
3 |
0 |
0 |
T20 |
2122 |
12 |
0 |
0 |
T21 |
2862 |
16 |
0 |
0 |
T26 |
4138 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452545000 |
0 |
2415 |
T1 |
797489 |
796266 |
0 |
3 |
T5 |
67554 |
67368 |
0 |
3 |
T6 |
122459 |
122258 |
0 |
3 |
T7 |
6383 |
6326 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
4971 |
4699 |
0 |
3 |
T19 |
54311 |
46328 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
2862 |
2705 |
0 |
3 |
T26 |
4138 |
4023 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
30184 |
0 |
0 |
T1 |
797489 |
507 |
0 |
0 |
T5 |
67554 |
1 |
0 |
0 |
T6 |
122459 |
1 |
0 |
0 |
T7 |
6383 |
32 |
0 |
0 |
T8 |
1475 |
9 |
0 |
0 |
T18 |
4971 |
42 |
0 |
0 |
T19 |
54311 |
3 |
0 |
0 |
T20 |
2122 |
12 |
0 |
0 |
T21 |
2862 |
6 |
0 |
0 |
T26 |
4138 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452545000 |
0 |
2415 |
T1 |
797489 |
796266 |
0 |
3 |
T5 |
67554 |
67368 |
0 |
3 |
T6 |
122459 |
122258 |
0 |
3 |
T7 |
6383 |
6326 |
0 |
3 |
T8 |
1475 |
1318 |
0 |
3 |
T18 |
4971 |
4699 |
0 |
3 |
T19 |
54311 |
46328 |
0 |
3 |
T20 |
2122 |
1964 |
0 |
3 |
T21 |
2862 |
2705 |
0 |
3 |
T26 |
4138 |
4023 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
30179 |
0 |
0 |
T1 |
797489 |
469 |
0 |
0 |
T5 |
67554 |
1 |
0 |
0 |
T6 |
122459 |
1 |
0 |
0 |
T7 |
6383 |
32 |
0 |
0 |
T8 |
1475 |
5 |
0 |
0 |
T18 |
4971 |
39 |
0 |
0 |
T19 |
54311 |
3 |
0 |
0 |
T20 |
2122 |
14 |
0 |
0 |
T21 |
2862 |
14 |
0 |
0 |
T26 |
4138 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457256427 |
452552124 |
0 |
0 |
T1 |
797489 |
796268 |
0 |
0 |
T5 |
67554 |
67371 |
0 |
0 |
T6 |
122459 |
122261 |
0 |
0 |
T7 |
6383 |
6329 |
0 |
0 |
T8 |
1475 |
1321 |
0 |
0 |
T18 |
4971 |
4702 |
0 |
0 |
T19 |
54311 |
46481 |
0 |
0 |
T20 |
2122 |
1967 |
0 |
0 |
T21 |
2862 |
2708 |
0 |
0 |
T26 |
4138 |
4026 |
0 |
0 |