Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T5
10CoveredT8,T1,T20
11CoveredT8,T1,T20

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 430131514 4230 0 0
g_div2.Div2Whole_A 430131514 5007 0 0
g_div4.Div4Stepped_A 214234324 4137 0 0
g_div4.Div4Whole_A 214234324 4713 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430131514 4230 0 0
T1 758653 59 0 0
T5 70610 0 0 0
T6 88757 0 0 0
T8 1418 2 0 0
T18 4772 0 0 0
T19 52137 0 0 0
T20 2038 6 0 0
T21 2749 5 0 0
T22 1569 0 0 0
T24 0 4 0 0
T25 0 10 0 0
T26 3973 0 0 0
T104 0 6 0 0
T116 0 9 0 0
T117 0 7 0 0
T118 0 6 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430131514 5007 0 0
T1 758653 69 0 0
T5 70610 0 0 0
T6 88757 0 0 0
T8 1418 3 0 0
T18 4772 0 0 0
T19 52137 0 0 0
T20 2038 6 0 0
T21 2749 7 0 0
T22 1569 0 0 0
T24 0 7 0 0
T25 0 12 0 0
T26 3973 0 0 0
T104 0 6 0 0
T116 0 11 0 0
T117 0 8 0 0
T118 0 6 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 214234324 4137 0 0
T1 379369 59 0 0
T5 35273 0 0 0
T6 44325 0 0 0
T8 1201 2 0 0
T18 2326 0 0 0
T19 24156 0 0 0
T20 1084 6 0 0
T21 1484 5 0 0
T22 765 0 0 0
T24 0 4 0 0
T25 0 10 0 0
T26 1947 0 0 0
T104 0 6 0 0
T116 0 9 0 0
T117 0 7 0 0
T118 0 6 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 214234324 4713 0 0
T1 379369 69 0 0
T5 35273 0 0 0
T6 44325 0 0 0
T8 1201 3 0 0
T18 2326 0 0 0
T19 24156 0 0 0
T20 1084 5 0 0
T21 1484 7 0 0
T22 765 0 0 0
T24 0 7 0 0
T25 0 10 0 0
T26 1947 0 0 0
T104 0 6 0 0
T116 0 11 0 0
T117 0 8 0 0
T118 0 6 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T5
10CoveredT8,T1,T20
11CoveredT8,T1,T20

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 430131514 4230 0 0
g_div2.Div2Whole_A 430131514 5007 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430131514 4230 0 0
T1 758653 59 0 0
T5 70610 0 0 0
T6 88757 0 0 0
T8 1418 2 0 0
T18 4772 0 0 0
T19 52137 0 0 0
T20 2038 6 0 0
T21 2749 5 0 0
T22 1569 0 0 0
T24 0 4 0 0
T25 0 10 0 0
T26 3973 0 0 0
T104 0 6 0 0
T116 0 9 0 0
T117 0 7 0 0
T118 0 6 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 430131514 5007 0 0
T1 758653 69 0 0
T5 70610 0 0 0
T6 88757 0 0 0
T8 1418 3 0 0
T18 4772 0 0 0
T19 52137 0 0 0
T20 2038 6 0 0
T21 2749 7 0 0
T22 1569 0 0 0
T24 0 7 0 0
T25 0 12 0 0
T26 3973 0 0 0
T104 0 6 0 0
T116 0 11 0 0
T117 0 8 0 0
T118 0 6 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T5
10CoveredT8,T1,T20
11CoveredT8,T1,T20

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 214234324 4137 0 0
g_div4.Div4Whole_A 214234324 4713 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 214234324 4137 0 0
T1 379369 59 0 0
T5 35273 0 0 0
T6 44325 0 0 0
T8 1201 2 0 0
T18 2326 0 0 0
T19 24156 0 0 0
T20 1084 6 0 0
T21 1484 5 0 0
T22 765 0 0 0
T24 0 4 0 0
T25 0 10 0 0
T26 1947 0 0 0
T104 0 6 0 0
T116 0 9 0 0
T117 0 7 0 0
T118 0 6 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 214234324 4713 0 0
T1 379369 69 0 0
T5 35273 0 0 0
T6 44325 0 0 0
T8 1201 3 0 0
T18 2326 0 0 0
T19 24156 0 0 0
T20 1084 5 0 0
T21 1484 7 0 0
T22 765 0 0 0
T24 0 7 0 0
T25 0 10 0 0
T26 1947 0 0 0
T104 0 6 0 0
T116 0 11 0 0
T117 0 8 0 0
T118 0 6 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%