Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 323122812 4564 0 0
g_div2.Div2Whole_A 323122812 5427 0 0
g_div4.Div4Stepped_A 160696278 4490 0 0
g_div4.Div4Whole_A 160696278 5153 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 323122812 4564 0 0
T1 750308 10 0 0
T2 105642 61 0 0
T3 896856 38 0 0
T4 4440 0 0 0
T10 0 68 0 0
T15 23419 0 0 0
T16 2464 0 0 0
T17 7924 12 0 0
T18 1707 4 0 0
T19 1729 2 0 0
T20 4492 0 0 0
T68 0 11 0 0
T69 0 2 0 0
T70 0 11 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 323122812 5427 0 0
T1 750308 12 0 0
T2 105642 66 0 0
T3 896856 38 0 0
T4 4440 0 0 0
T10 0 80 0 0
T15 23419 0 0 0
T16 2464 0 0 0
T17 7924 12 0 0
T18 1707 6 0 0
T19 1729 7 0 0
T20 4492 0 0 0
T68 0 11 0 0
T69 0 5 0 0
T70 0 11 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 160696278 4490 0 0
T1 375431 10 0 0
T2 528148 61 0 0
T3 448418 38 0 0
T4 2160 0 0 0
T10 0 68 0 0
T15 5644 0 0 0
T16 1179 0 0 0
T17 4421 12 0 0
T18 859 4 0 0
T19 854 2 0 0
T20 2214 0 0 0
T68 0 11 0 0
T69 0 2 0 0
T70 0 11 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 160696278 5153 0 0
T1 375431 12 0 0
T2 528148 66 0 0
T3 448418 38 0 0
T4 2160 0 0 0
T10 0 80 0 0
T15 5644 0 0 0
T16 1179 0 0 0
T17 4421 12 0 0
T18 859 5 0 0
T19 854 5 0 0
T20 2214 0 0 0
T68 0 11 0 0
T69 0 4 0 0
T70 0 11 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 323122812 4564 0 0
g_div2.Div2Whole_A 323122812 5427 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 323122812 4564 0 0
T1 750308 10 0 0
T2 105642 61 0 0
T3 896856 38 0 0
T4 4440 0 0 0
T10 0 68 0 0
T15 23419 0 0 0
T16 2464 0 0 0
T17 7924 12 0 0
T18 1707 4 0 0
T19 1729 2 0 0
T20 4492 0 0 0
T68 0 11 0 0
T69 0 2 0 0
T70 0 11 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 323122812 5427 0 0
T1 750308 12 0 0
T2 105642 66 0 0
T3 896856 38 0 0
T4 4440 0 0 0
T10 0 80 0 0
T15 23419 0 0 0
T16 2464 0 0 0
T17 7924 12 0 0
T18 1707 6 0 0
T19 1729 7 0 0
T20 4492 0 0 0
T68 0 11 0 0
T69 0 5 0 0
T70 0 11 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 160696278 4490 0 0
g_div4.Div4Whole_A 160696278 5153 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 160696278 4490 0 0
T1 375431 10 0 0
T2 528148 61 0 0
T3 448418 38 0 0
T4 2160 0 0 0
T10 0 68 0 0
T15 5644 0 0 0
T16 1179 0 0 0
T17 4421 12 0 0
T18 859 4 0 0
T19 854 2 0 0
T20 2214 0 0 0
T68 0 11 0 0
T69 0 2 0 0
T70 0 11 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 160696278 5153 0 0
T1 375431 12 0 0
T2 528148 66 0 0
T3 448418 38 0 0
T4 2160 0 0 0
T10 0 80 0 0
T15 5644 0 0 0
T16 1179 0 0 0
T17 4421 12 0 0
T18 859 5 0 0
T19 854 5 0 0
T20 2214 0 0 0
T68 0 11 0 0
T69 0 4 0 0
T70 0 11 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%