Line Coverage for Module :
clkmgr_extclk_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 34 | 1 | 1 | 100.00 |
ALWAYS | 49 | 1 | 1 | 100.00 |
ALWAYS | 66 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
49 |
1 |
1 |
66 |
1 |
1 |
Cond Coverage for Module :
clkmgr_extclk_sva_if
| Total | Covered | Percent |
Conditions | 19 | 19 | 100.00 |
Logical | 19 | 19 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (lc_clk_byp_req_i == On)
------------1-----------
-1- | Status | Tests |
0 | Covered | T7,T30,T17 |
1 | Covered | T7,T30,T17 |
LINE 49
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T30,T38 |
1 | 0 | Covered | T7,T30,T17 |
1 | 1 | Covered | T7,T30,T38 |
LINE 49
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T7,T30,T17 |
1 | Covered | T7,T30,T17 |
LINE 49
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
-1- | Status | Tests |
0 | Covered | T7,T30,T17 |
1 | Covered | T7,T30,T38 |
LINE 66
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (extclk_ctrl_hi_speed_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- -------------------2------------------- ------------3-----------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T30,T118,T2 |
1 | 0 | 1 | Covered | T7,T30,T38 |
1 | 1 | 0 | Covered | T7,T30,T17 |
1 | 1 | 1 | Covered | T30,T38,T117 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T7,T30,T17 |
1 | Covered | T7,T30,T17 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_hi_speed_sel == MuBi4True)
-------------------1-------------------
-1- | Status | Tests |
0 | Covered | T7,T30,T17 |
1 | Covered | T7,T30,T17 |
LINE 66
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
-1- | Status | Tests |
0 | Covered | T7,T30,T17 |
1 | Covered | T7,T30,T38 |
Assert Coverage for Module :
clkmgr_extclk_sva_if
Assertion Details
AllClkBypReqFall_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172326380 |
4099 |
0 |
0 |
T1 |
17464 |
0 |
0 |
0 |
T2 |
0 |
52 |
0 |
0 |
T5 |
16748 |
0 |
0 |
0 |
T6 |
29893 |
0 |
0 |
0 |
T7 |
1256 |
4 |
0 |
0 |
T8 |
798 |
0 |
0 |
0 |
T10 |
0 |
33 |
0 |
0 |
T26 |
3689 |
0 |
0 |
0 |
T27 |
1588 |
0 |
0 |
0 |
T28 |
1364 |
0 |
0 |
0 |
T29 |
1332 |
0 |
0 |
0 |
T30 |
1845 |
7 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T76 |
0 |
3 |
0 |
0 |
T80 |
0 |
17 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
9 |
0 |
0 |
T119 |
0 |
6 |
0 |
0 |
AllClkBypReqRise_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172326380 |
4099 |
0 |
0 |
T1 |
17464 |
0 |
0 |
0 |
T2 |
0 |
52 |
0 |
0 |
T5 |
16748 |
0 |
0 |
0 |
T6 |
29893 |
0 |
0 |
0 |
T7 |
1256 |
4 |
0 |
0 |
T8 |
798 |
0 |
0 |
0 |
T10 |
0 |
33 |
0 |
0 |
T26 |
3689 |
0 |
0 |
0 |
T27 |
1588 |
0 |
0 |
0 |
T28 |
1364 |
0 |
0 |
0 |
T29 |
1332 |
0 |
0 |
0 |
T30 |
1845 |
7 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T76 |
0 |
3 |
0 |
0 |
T80 |
0 |
17 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
9 |
0 |
0 |
T119 |
0 |
6 |
0 |
0 |
HiSpeedSelFall_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172326380 |
2461 |
0 |
0 |
T1 |
17464 |
0 |
0 |
0 |
T2 |
0 |
28 |
0 |
0 |
T6 |
29893 |
0 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
33 |
0 |
0 |
T17 |
1254 |
0 |
0 |
0 |
T18 |
1432 |
0 |
0 |
0 |
T19 |
1273 |
0 |
0 |
0 |
T20 |
86114 |
0 |
0 |
0 |
T21 |
1109 |
0 |
0 |
0 |
T22 |
1826 |
0 |
0 |
0 |
T23 |
22901 |
0 |
0 |
0 |
T30 |
1845 |
3 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T80 |
0 |
11 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
6 |
0 |
0 |
T119 |
0 |
3 |
0 |
0 |
HiSpeedSelRise_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172326380 |
2461 |
0 |
0 |
T1 |
17464 |
0 |
0 |
0 |
T2 |
0 |
28 |
0 |
0 |
T6 |
29893 |
0 |
0 |
0 |
T10 |
0 |
15 |
0 |
0 |
T11 |
0 |
33 |
0 |
0 |
T17 |
1254 |
0 |
0 |
0 |
T18 |
1432 |
0 |
0 |
0 |
T19 |
1273 |
0 |
0 |
0 |
T20 |
86114 |
0 |
0 |
0 |
T21 |
1109 |
0 |
0 |
0 |
T22 |
1826 |
0 |
0 |
0 |
T23 |
22901 |
0 |
0 |
0 |
T30 |
1845 |
3 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T80 |
0 |
11 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
6 |
0 |
0 |
T119 |
0 |
3 |
0 |
0 |
IoClkBypReqFall_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172326380 |
5196 |
0 |
0 |
T1 |
17464 |
0 |
0 |
0 |
T2 |
0 |
62 |
0 |
0 |
T5 |
16748 |
0 |
0 |
0 |
T6 |
29893 |
0 |
0 |
0 |
T7 |
1256 |
1 |
0 |
0 |
T8 |
798 |
0 |
0 |
0 |
T10 |
0 |
37 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T26 |
3689 |
0 |
0 |
0 |
T27 |
1588 |
0 |
0 |
0 |
T28 |
1364 |
0 |
0 |
0 |
T29 |
1332 |
0 |
0 |
0 |
T30 |
1845 |
9 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T80 |
0 |
18 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T120 |
0 |
7 |
0 |
0 |
IoClkBypReqRise_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172326380 |
5194 |
0 |
0 |
T1 |
17464 |
0 |
0 |
0 |
T2 |
0 |
62 |
0 |
0 |
T5 |
16748 |
0 |
0 |
0 |
T6 |
29893 |
0 |
0 |
0 |
T7 |
1256 |
1 |
0 |
0 |
T8 |
798 |
0 |
0 |
0 |
T10 |
0 |
37 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T26 |
3689 |
0 |
0 |
0 |
T27 |
1588 |
0 |
0 |
0 |
T28 |
1364 |
0 |
0 |
0 |
T29 |
1332 |
0 |
0 |
0 |
T30 |
1845 |
9 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T80 |
0 |
18 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T120 |
0 |
7 |
0 |
0 |