Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T9 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
T30 |
28 |
28 |
0 |
0 |
T31 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T7 |
51758 |
49123 |
0 |
0 |
T8 |
65520 |
60381 |
0 |
0 |
T9 |
96388 |
94182 |
0 |
0 |
T25 |
43973 |
39660 |
0 |
0 |
T26 |
58578 |
55509 |
0 |
0 |
T27 |
78182 |
73744 |
0 |
0 |
T28 |
39332 |
33982 |
0 |
0 |
T29 |
251392 |
246393 |
0 |
0 |
T30 |
48832 |
44729 |
0 |
0 |
T31 |
75494 |
73510 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1050000636 |
1037035344 |
0 |
14490 |
T7 |
10056 |
9498 |
0 |
18 |
T8 |
14934 |
13674 |
0 |
18 |
T9 |
6084 |
5916 |
0 |
18 |
T25 |
6714 |
5970 |
0 |
18 |
T26 |
13374 |
12612 |
0 |
18 |
T27 |
17886 |
16770 |
0 |
18 |
T28 |
9006 |
7650 |
0 |
18 |
T29 |
14076 |
13710 |
0 |
18 |
T30 |
6594 |
5982 |
0 |
18 |
T31 |
7248 |
7002 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T7 |
14908 |
14078 |
0 |
21 |
T8 |
17572 |
16086 |
0 |
21 |
T9 |
35577 |
34668 |
0 |
21 |
T25 |
13801 |
12277 |
0 |
21 |
T26 |
15628 |
14734 |
0 |
21 |
T27 |
20748 |
19454 |
0 |
21 |
T28 |
10521 |
8933 |
0 |
21 |
T29 |
94180 |
91915 |
0 |
21 |
T30 |
15898 |
14345 |
0 |
21 |
T31 |
26398 |
25532 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
199864 |
0 |
0 |
T1 |
0 |
320 |
0 |
0 |
T7 |
14908 |
92 |
0 |
0 |
T8 |
17572 |
81 |
0 |
0 |
T9 |
35577 |
54 |
0 |
0 |
T19 |
0 |
65 |
0 |
0 |
T25 |
13801 |
57 |
0 |
0 |
T26 |
15628 |
158 |
0 |
0 |
T27 |
20748 |
285 |
0 |
0 |
T28 |
10521 |
25 |
0 |
0 |
T29 |
94180 |
20 |
0 |
0 |
T30 |
15898 |
40 |
0 |
0 |
T31 |
26398 |
12 |
0 |
0 |
T40 |
0 |
57 |
0 |
0 |
T52 |
0 |
81 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T7 |
26794 |
25508 |
0 |
0 |
T8 |
33014 |
30582 |
0 |
0 |
T9 |
54727 |
53559 |
0 |
0 |
T25 |
23458 |
21374 |
0 |
0 |
T26 |
29576 |
28124 |
0 |
0 |
T27 |
39548 |
37481 |
0 |
0 |
T28 |
19805 |
17360 |
0 |
0 |
T29 |
143136 |
140690 |
0 |
0 |
T30 |
26340 |
24363 |
0 |
0 |
T31 |
41848 |
40937 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517264723 |
513529118 |
0 |
0 |
T7 |
2236 |
2115 |
0 |
0 |
T8 |
2438 |
2235 |
0 |
0 |
T9 |
6493 |
6331 |
0 |
0 |
T25 |
2239 |
1994 |
0 |
0 |
T26 |
2162 |
2041 |
0 |
0 |
T27 |
2862 |
2687 |
0 |
0 |
T28 |
1455 |
1238 |
0 |
0 |
T29 |
17320 |
16911 |
0 |
0 |
T30 |
2816 |
2558 |
0 |
0 |
T31 |
4642 |
4493 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517264723 |
513522425 |
0 |
2415 |
T7 |
2236 |
2112 |
0 |
3 |
T8 |
2438 |
2232 |
0 |
3 |
T9 |
6493 |
6328 |
0 |
3 |
T25 |
2239 |
1991 |
0 |
3 |
T26 |
2162 |
2038 |
0 |
3 |
T27 |
2862 |
2684 |
0 |
3 |
T28 |
1455 |
1235 |
0 |
3 |
T29 |
17320 |
16905 |
0 |
3 |
T30 |
2816 |
2555 |
0 |
3 |
T31 |
4642 |
4490 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517264723 |
27368 |
0 |
0 |
T1 |
0 |
130 |
0 |
0 |
T7 |
2236 |
29 |
0 |
0 |
T8 |
2438 |
0 |
0 |
0 |
T9 |
6493 |
13 |
0 |
0 |
T19 |
0 |
29 |
0 |
0 |
T25 |
2239 |
13 |
0 |
0 |
T26 |
2162 |
49 |
0 |
0 |
T27 |
2862 |
119 |
0 |
0 |
T28 |
1455 |
5 |
0 |
0 |
T29 |
17320 |
0 |
0 |
0 |
T30 |
2816 |
0 |
0 |
0 |
T31 |
4642 |
0 |
0 |
0 |
T40 |
0 |
19 |
0 |
0 |
T52 |
0 |
39 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172839224 |
0 |
2415 |
T7 |
1676 |
1583 |
0 |
3 |
T8 |
2489 |
2279 |
0 |
3 |
T9 |
1014 |
986 |
0 |
3 |
T25 |
1119 |
995 |
0 |
3 |
T26 |
2229 |
2102 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1501 |
1275 |
0 |
3 |
T29 |
2346 |
2285 |
0 |
3 |
T30 |
1099 |
997 |
0 |
3 |
T31 |
1208 |
1167 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
17086 |
0 |
0 |
T1 |
0 |
109 |
0 |
0 |
T7 |
1676 |
19 |
0 |
0 |
T8 |
2489 |
0 |
0 |
0 |
T9 |
1014 |
5 |
0 |
0 |
T19 |
0 |
19 |
0 |
0 |
T25 |
1119 |
11 |
0 |
0 |
T26 |
2229 |
30 |
0 |
0 |
T27 |
2981 |
51 |
0 |
0 |
T28 |
1501 |
4 |
0 |
0 |
T29 |
2346 |
0 |
0 |
0 |
T30 |
1099 |
0 |
0 |
0 |
T31 |
1208 |
0 |
0 |
0 |
T40 |
0 |
26 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T9,T25 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T9,T25 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172839224 |
0 |
2415 |
T7 |
1676 |
1583 |
0 |
3 |
T8 |
2489 |
2279 |
0 |
3 |
T9 |
1014 |
986 |
0 |
3 |
T25 |
1119 |
995 |
0 |
3 |
T26 |
2229 |
2102 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1501 |
1275 |
0 |
3 |
T29 |
2346 |
2285 |
0 |
3 |
T30 |
1099 |
997 |
0 |
3 |
T31 |
1208 |
1167 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
19615 |
0 |
0 |
T1 |
0 |
81 |
0 |
0 |
T7 |
1676 |
10 |
0 |
0 |
T8 |
2489 |
0 |
0 |
0 |
T9 |
1014 |
14 |
0 |
0 |
T19 |
0 |
17 |
0 |
0 |
T25 |
1119 |
7 |
0 |
0 |
T26 |
2229 |
15 |
0 |
0 |
T27 |
2981 |
46 |
0 |
0 |
T28 |
1501 |
2 |
0 |
0 |
T29 |
2346 |
0 |
0 |
0 |
T30 |
1099 |
0 |
0 |
0 |
T31 |
1208 |
0 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T52 |
0 |
39 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
547819331 |
0 |
0 |
T7 |
2330 |
2232 |
0 |
0 |
T8 |
2539 |
2399 |
0 |
0 |
T9 |
6764 |
6624 |
0 |
0 |
T25 |
2331 |
2191 |
0 |
0 |
T26 |
2252 |
2168 |
0 |
0 |
T27 |
2981 |
2884 |
0 |
0 |
T28 |
1516 |
1433 |
0 |
0 |
T29 |
18042 |
17873 |
0 |
0 |
T30 |
2721 |
2595 |
0 |
0 |
T31 |
4835 |
4809 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
547819331 |
0 |
0 |
T7 |
2330 |
2232 |
0 |
0 |
T8 |
2539 |
2399 |
0 |
0 |
T9 |
6764 |
6624 |
0 |
0 |
T25 |
2331 |
2191 |
0 |
0 |
T26 |
2252 |
2168 |
0 |
0 |
T27 |
2981 |
2884 |
0 |
0 |
T28 |
1516 |
1433 |
0 |
0 |
T29 |
18042 |
17873 |
0 |
0 |
T30 |
2721 |
2595 |
0 |
0 |
T31 |
4835 |
4809 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517264723 |
515362971 |
0 |
0 |
T7 |
2236 |
2142 |
0 |
0 |
T8 |
2438 |
2303 |
0 |
0 |
T9 |
6493 |
6358 |
0 |
0 |
T25 |
2239 |
2104 |
0 |
0 |
T26 |
2162 |
2082 |
0 |
0 |
T27 |
2862 |
2769 |
0 |
0 |
T28 |
1455 |
1375 |
0 |
0 |
T29 |
17320 |
17158 |
0 |
0 |
T30 |
2816 |
2695 |
0 |
0 |
T31 |
4642 |
4617 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517264723 |
515362971 |
0 |
0 |
T7 |
2236 |
2142 |
0 |
0 |
T8 |
2438 |
2303 |
0 |
0 |
T9 |
6493 |
6358 |
0 |
0 |
T25 |
2239 |
2104 |
0 |
0 |
T26 |
2162 |
2082 |
0 |
0 |
T27 |
2862 |
2769 |
0 |
0 |
T28 |
1455 |
1375 |
0 |
0 |
T29 |
17320 |
17158 |
0 |
0 |
T30 |
2816 |
2695 |
0 |
0 |
T31 |
4642 |
4617 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
257979464 |
257979464 |
0 |
0 |
T7 |
1156 |
1156 |
0 |
0 |
T8 |
1152 |
1152 |
0 |
0 |
T9 |
3389 |
3389 |
0 |
0 |
T25 |
1154 |
1154 |
0 |
0 |
T26 |
1133 |
1133 |
0 |
0 |
T27 |
1645 |
1645 |
0 |
0 |
T28 |
691 |
691 |
0 |
0 |
T29 |
8580 |
8580 |
0 |
0 |
T30 |
1348 |
1348 |
0 |
0 |
T31 |
2309 |
2309 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
257979464 |
257979464 |
0 |
0 |
T7 |
1156 |
1156 |
0 |
0 |
T8 |
1152 |
1152 |
0 |
0 |
T9 |
3389 |
3389 |
0 |
0 |
T25 |
1154 |
1154 |
0 |
0 |
T26 |
1133 |
1133 |
0 |
0 |
T27 |
1645 |
1645 |
0 |
0 |
T28 |
691 |
691 |
0 |
0 |
T29 |
8580 |
8580 |
0 |
0 |
T30 |
1348 |
1348 |
0 |
0 |
T31 |
2309 |
2309 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128989085 |
128989085 |
0 |
0 |
T7 |
578 |
578 |
0 |
0 |
T8 |
576 |
576 |
0 |
0 |
T9 |
1694 |
1694 |
0 |
0 |
T25 |
577 |
577 |
0 |
0 |
T26 |
566 |
566 |
0 |
0 |
T27 |
819 |
819 |
0 |
0 |
T28 |
345 |
345 |
0 |
0 |
T29 |
4290 |
4290 |
0 |
0 |
T30 |
674 |
674 |
0 |
0 |
T31 |
1154 |
1154 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128989085 |
128989085 |
0 |
0 |
T7 |
578 |
578 |
0 |
0 |
T8 |
576 |
576 |
0 |
0 |
T9 |
1694 |
1694 |
0 |
0 |
T25 |
577 |
577 |
0 |
0 |
T26 |
566 |
566 |
0 |
0 |
T27 |
819 |
819 |
0 |
0 |
T28 |
345 |
345 |
0 |
0 |
T29 |
4290 |
4290 |
0 |
0 |
T30 |
674 |
674 |
0 |
0 |
T31 |
1154 |
1154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263720705 |
262750394 |
0 |
0 |
T7 |
1118 |
1072 |
0 |
0 |
T8 |
1219 |
1152 |
0 |
0 |
T9 |
3247 |
3180 |
0 |
0 |
T25 |
1119 |
1052 |
0 |
0 |
T26 |
1081 |
1041 |
0 |
0 |
T27 |
1431 |
1384 |
0 |
0 |
T28 |
728 |
688 |
0 |
0 |
T29 |
8660 |
8579 |
0 |
0 |
T30 |
1303 |
1243 |
0 |
0 |
T31 |
2320 |
2308 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263720705 |
262750394 |
0 |
0 |
T7 |
1118 |
1072 |
0 |
0 |
T8 |
1219 |
1152 |
0 |
0 |
T9 |
3247 |
3180 |
0 |
0 |
T25 |
1119 |
1052 |
0 |
0 |
T26 |
1081 |
1041 |
0 |
0 |
T27 |
1431 |
1384 |
0 |
0 |
T28 |
728 |
688 |
0 |
0 |
T29 |
8660 |
8579 |
0 |
0 |
T30 |
1303 |
1243 |
0 |
0 |
T31 |
2320 |
2308 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172839224 |
0 |
2415 |
T7 |
1676 |
1583 |
0 |
3 |
T8 |
2489 |
2279 |
0 |
3 |
T9 |
1014 |
986 |
0 |
3 |
T25 |
1119 |
995 |
0 |
3 |
T26 |
2229 |
2102 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1501 |
1275 |
0 |
3 |
T29 |
2346 |
2285 |
0 |
3 |
T30 |
1099 |
997 |
0 |
3 |
T31 |
1208 |
1167 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172839224 |
0 |
2415 |
T7 |
1676 |
1583 |
0 |
3 |
T8 |
2489 |
2279 |
0 |
3 |
T9 |
1014 |
986 |
0 |
3 |
T25 |
1119 |
995 |
0 |
3 |
T26 |
2229 |
2102 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1501 |
1275 |
0 |
3 |
T29 |
2346 |
2285 |
0 |
3 |
T30 |
1099 |
997 |
0 |
3 |
T31 |
1208 |
1167 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172839224 |
0 |
2415 |
T7 |
1676 |
1583 |
0 |
3 |
T8 |
2489 |
2279 |
0 |
3 |
T9 |
1014 |
986 |
0 |
3 |
T25 |
1119 |
995 |
0 |
3 |
T26 |
2229 |
2102 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1501 |
1275 |
0 |
3 |
T29 |
2346 |
2285 |
0 |
3 |
T30 |
1099 |
997 |
0 |
3 |
T31 |
1208 |
1167 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172839224 |
0 |
2415 |
T7 |
1676 |
1583 |
0 |
3 |
T8 |
2489 |
2279 |
0 |
3 |
T9 |
1014 |
986 |
0 |
3 |
T25 |
1119 |
995 |
0 |
3 |
T26 |
2229 |
2102 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1501 |
1275 |
0 |
3 |
T29 |
2346 |
2285 |
0 |
3 |
T30 |
1099 |
997 |
0 |
3 |
T31 |
1208 |
1167 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172839224 |
0 |
2415 |
T7 |
1676 |
1583 |
0 |
3 |
T8 |
2489 |
2279 |
0 |
3 |
T9 |
1014 |
986 |
0 |
3 |
T25 |
1119 |
995 |
0 |
3 |
T26 |
2229 |
2102 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1501 |
1275 |
0 |
3 |
T29 |
2346 |
2285 |
0 |
3 |
T30 |
1099 |
997 |
0 |
3 |
T31 |
1208 |
1167 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172839224 |
0 |
2415 |
T7 |
1676 |
1583 |
0 |
3 |
T8 |
2489 |
2279 |
0 |
3 |
T9 |
1014 |
986 |
0 |
3 |
T25 |
1119 |
995 |
0 |
3 |
T26 |
2229 |
2102 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1501 |
1275 |
0 |
3 |
T29 |
2346 |
2285 |
0 |
3 |
T30 |
1099 |
997 |
0 |
3 |
T31 |
1208 |
1167 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
175000106 |
172846030 |
0 |
0 |
T7 |
1676 |
1586 |
0 |
0 |
T8 |
2489 |
2282 |
0 |
0 |
T9 |
1014 |
989 |
0 |
0 |
T25 |
1119 |
998 |
0 |
0 |
T26 |
2229 |
2105 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1501 |
1278 |
0 |
0 |
T29 |
2346 |
2291 |
0 |
0 |
T30 |
1099 |
1000 |
0 |
0 |
T31 |
1208 |
1170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545847710 |
0 |
2415 |
T7 |
2330 |
2200 |
0 |
3 |
T8 |
2539 |
2324 |
0 |
3 |
T9 |
6764 |
6592 |
0 |
3 |
T25 |
2331 |
2074 |
0 |
3 |
T26 |
2252 |
2123 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1516 |
1287 |
0 |
3 |
T29 |
18042 |
17610 |
0 |
3 |
T30 |
2721 |
2449 |
0 |
3 |
T31 |
4835 |
4677 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
33936 |
0 |
0 |
T7 |
2330 |
9 |
0 |
0 |
T8 |
2539 |
24 |
0 |
0 |
T9 |
6764 |
7 |
0 |
0 |
T25 |
2331 |
8 |
0 |
0 |
T26 |
2252 |
17 |
0 |
0 |
T27 |
2981 |
25 |
0 |
0 |
T28 |
1516 |
3 |
0 |
0 |
T29 |
18042 |
5 |
0 |
0 |
T30 |
2721 |
13 |
0 |
0 |
T31 |
4835 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545847710 |
0 |
2415 |
T7 |
2330 |
2200 |
0 |
3 |
T8 |
2539 |
2324 |
0 |
3 |
T9 |
6764 |
6592 |
0 |
3 |
T25 |
2331 |
2074 |
0 |
3 |
T26 |
2252 |
2123 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1516 |
1287 |
0 |
3 |
T29 |
18042 |
17610 |
0 |
3 |
T30 |
2721 |
2449 |
0 |
3 |
T31 |
4835 |
4677 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
34004 |
0 |
0 |
T7 |
2330 |
9 |
0 |
0 |
T8 |
2539 |
13 |
0 |
0 |
T9 |
6764 |
9 |
0 |
0 |
T25 |
2331 |
5 |
0 |
0 |
T26 |
2252 |
15 |
0 |
0 |
T27 |
2981 |
16 |
0 |
0 |
T28 |
1516 |
5 |
0 |
0 |
T29 |
18042 |
5 |
0 |
0 |
T30 |
2721 |
9 |
0 |
0 |
T31 |
4835 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545847710 |
0 |
2415 |
T7 |
2330 |
2200 |
0 |
3 |
T8 |
2539 |
2324 |
0 |
3 |
T9 |
6764 |
6592 |
0 |
3 |
T25 |
2331 |
2074 |
0 |
3 |
T26 |
2252 |
2123 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1516 |
1287 |
0 |
3 |
T29 |
18042 |
17610 |
0 |
3 |
T30 |
2721 |
2449 |
0 |
3 |
T31 |
4835 |
4677 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
34166 |
0 |
0 |
T7 |
2330 |
7 |
0 |
0 |
T8 |
2539 |
20 |
0 |
0 |
T9 |
6764 |
3 |
0 |
0 |
T25 |
2331 |
8 |
0 |
0 |
T26 |
2252 |
15 |
0 |
0 |
T27 |
2981 |
12 |
0 |
0 |
T28 |
1516 |
5 |
0 |
0 |
T29 |
18042 |
5 |
0 |
0 |
T30 |
2721 |
9 |
0 |
0 |
T31 |
4835 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545847710 |
0 |
2415 |
T7 |
2330 |
2200 |
0 |
3 |
T8 |
2539 |
2324 |
0 |
3 |
T9 |
6764 |
6592 |
0 |
3 |
T25 |
2331 |
2074 |
0 |
3 |
T26 |
2252 |
2123 |
0 |
3 |
T27 |
2981 |
2795 |
0 |
3 |
T28 |
1516 |
1287 |
0 |
3 |
T29 |
18042 |
17610 |
0 |
3 |
T30 |
2721 |
2449 |
0 |
3 |
T31 |
4835 |
4677 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
33689 |
0 |
0 |
T7 |
2330 |
9 |
0 |
0 |
T8 |
2539 |
24 |
0 |
0 |
T9 |
6764 |
3 |
0 |
0 |
T25 |
2331 |
5 |
0 |
0 |
T26 |
2252 |
17 |
0 |
0 |
T27 |
2981 |
16 |
0 |
0 |
T28 |
1516 |
1 |
0 |
0 |
T29 |
18042 |
5 |
0 |
0 |
T30 |
2721 |
9 |
0 |
0 |
T31 |
4835 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549845917 |
545854438 |
0 |
0 |
T7 |
2330 |
2203 |
0 |
0 |
T8 |
2539 |
2327 |
0 |
0 |
T9 |
6764 |
6595 |
0 |
0 |
T25 |
2331 |
2077 |
0 |
0 |
T26 |
2252 |
2126 |
0 |
0 |
T27 |
2981 |
2798 |
0 |
0 |
T28 |
1516 |
1290 |
0 |
0 |
T29 |
18042 |
17616 |
0 |
0 |
T30 |
2721 |
2452 |
0 |
0 |
T31 |
4835 |
4680 |
0 |
0 |