Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T9,T26
11CoveredT7,T9,T25

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 517265177 4525 0 0
g_div2.Div2Whole_A 517265177 5201 0 0
g_div4.Div4Stepped_A 257979881 4458 0 0
g_div4.Div4Whole_A 257979881 5014 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517265177 4525 0 0
T1 0 23 0 0
T2 0 5 0 0
T7 2236 6 0 0
T8 2438 0 0 0
T9 6494 2 0 0
T19 0 5 0 0
T25 2239 3 0 0
T26 2162 6 0 0
T27 2863 13 0 0
T28 1456 0 0 0
T29 17321 0 0 0
T30 2817 0 0 0
T31 4642 0 0 0
T40 0 4 0 0
T52 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517265177 5201 0 0
T1 0 27 0 0
T7 2236 5 0 0
T8 2438 0 0 0
T9 6494 2 0 0
T19 0 6 0 0
T25 2239 3 0 0
T26 2162 8 0 0
T27 2863 15 0 0
T28 1456 1 0 0
T29 17321 0 0 0
T30 2817 0 0 0
T31 4642 0 0 0
T40 0 4 0 0
T52 0 9 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 257979881 4458 0 0
T1 0 22 0 0
T2 0 4 0 0
T7 1157 6 0 0
T8 1152 0 0 0
T9 3390 2 0 0
T19 0 5 0 0
T25 1155 3 0 0
T26 1134 5 0 0
T27 1645 13 0 0
T28 691 0 0 0
T29 8580 0 0 0
T30 1348 0 0 0
T31 2309 0 0 0
T40 0 4 0 0
T52 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 257979881 5014 0 0
T1 0 25 0 0
T7 1157 5 0 0
T8 1152 0 0 0
T9 3390 2 0 0
T19 0 6 0 0
T25 1155 3 0 0
T26 1134 8 0 0
T27 1645 15 0 0
T28 691 1 0 0
T29 8580 0 0 0
T30 1348 0 0 0
T31 2309 0 0 0
T40 0 3 0 0
T52 0 9 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T9,T26
11CoveredT7,T9,T25

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 517265177 4525 0 0
g_div2.Div2Whole_A 517265177 5201 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517265177 4525 0 0
T1 0 23 0 0
T2 0 5 0 0
T7 2236 6 0 0
T8 2438 0 0 0
T9 6494 2 0 0
T19 0 5 0 0
T25 2239 3 0 0
T26 2162 6 0 0
T27 2863 13 0 0
T28 1456 0 0 0
T29 17321 0 0 0
T30 2817 0 0 0
T31 4642 0 0 0
T40 0 4 0 0
T52 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517265177 5201 0 0
T1 0 27 0 0
T7 2236 5 0 0
T8 2438 0 0 0
T9 6494 2 0 0
T19 0 6 0 0
T25 2239 3 0 0
T26 2162 8 0 0
T27 2863 15 0 0
T28 1456 1 0 0
T29 17321 0 0 0
T30 2817 0 0 0
T31 4642 0 0 0
T40 0 4 0 0
T52 0 9 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T9,T26
11CoveredT7,T9,T25

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 257979881 4458 0 0
g_div4.Div4Whole_A 257979881 5014 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 257979881 4458 0 0
T1 0 22 0 0
T2 0 4 0 0
T7 1157 6 0 0
T8 1152 0 0 0
T9 3390 2 0 0
T19 0 5 0 0
T25 1155 3 0 0
T26 1134 5 0 0
T27 1645 13 0 0
T28 691 0 0 0
T29 8580 0 0 0
T30 1348 0 0 0
T31 2309 0 0 0
T40 0 4 0 0
T52 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 257979881 5014 0 0
T1 0 25 0 0
T7 1157 5 0 0
T8 1152 0 0 0
T9 3390 2 0 0
T19 0 6 0 0
T25 1155 3 0 0
T26 1134 8 0 0
T27 1645 15 0 0
T28 691 1 0 0
T29 8580 0 0 0
T30 1348 0 0 0
T31 2309 0 0 0
T40 0 3 0 0
T52 0 9 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%