Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
17305320 |
17280177 |
0 |
0 |
T4 |
345629 |
56994 |
0 |
0 |
T5 |
76649 |
74715 |
0 |
0 |
T6 |
75450 |
72620 |
0 |
0 |
T7 |
62878 |
56359 |
0 |
0 |
T16 |
41645 |
40711 |
0 |
0 |
T17 |
47348 |
46443 |
0 |
0 |
T24 |
143191 |
142426 |
0 |
0 |
T25 |
41396 |
39559 |
0 |
0 |
T26 |
59251 |
56911 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
928574046 |
917148528 |
0 |
14490 |
T1 |
2756856 |
2752392 |
0 |
18 |
T4 |
78720 |
9468 |
0 |
18 |
T5 |
6414 |
6204 |
0 |
18 |
T6 |
11646 |
11136 |
0 |
18 |
T7 |
14418 |
12786 |
0 |
18 |
T16 |
6864 |
6684 |
0 |
18 |
T17 |
7032 |
6864 |
0 |
18 |
T24 |
6330 |
6276 |
0 |
18 |
T25 |
7542 |
7152 |
0 |
18 |
T26 |
13428 |
12840 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
5364366 |
5355301 |
0 |
21 |
T4 |
94738 |
11394 |
0 |
21 |
T5 |
27393 |
26540 |
0 |
21 |
T6 |
23529 |
22506 |
0 |
21 |
T7 |
16725 |
14832 |
0 |
21 |
T16 |
12769 |
12422 |
0 |
21 |
T17 |
14982 |
14639 |
0 |
21 |
T24 |
54503 |
54128 |
0 |
21 |
T25 |
12265 |
11638 |
0 |
21 |
T26 |
15918 |
15222 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
191948 |
0 |
0 |
T1 |
5364366 |
818 |
0 |
0 |
T2 |
0 |
1231 |
0 |
0 |
T3 |
0 |
535 |
0 |
0 |
T4 |
94738 |
12 |
0 |
0 |
T5 |
20368 |
12 |
0 |
0 |
T6 |
23529 |
204 |
0 |
0 |
T7 |
16725 |
167 |
0 |
0 |
T16 |
12769 |
32 |
0 |
0 |
T17 |
14982 |
47 |
0 |
0 |
T18 |
5475 |
0 |
0 |
0 |
T19 |
0 |
7 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
T24 |
54503 |
54 |
0 |
0 |
T25 |
12265 |
12 |
0 |
0 |
T26 |
15918 |
16 |
0 |
0 |
T72 |
0 |
61 |
0 |
0 |
T113 |
0 |
12 |
0 |
0 |
T114 |
0 |
38 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
9184098 |
9172094 |
0 |
0 |
T4 |
172171 |
36015 |
0 |
0 |
T5 |
42842 |
41932 |
0 |
0 |
T6 |
40275 |
38939 |
0 |
0 |
T7 |
31735 |
28702 |
0 |
0 |
T16 |
22012 |
21566 |
0 |
0 |
T17 |
25334 |
24901 |
0 |
0 |
T24 |
82358 |
81983 |
0 |
0 |
T25 |
21589 |
20730 |
0 |
0 |
T26 |
29905 |
28810 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
620579046 |
616563517 |
0 |
0 |
T1 |
832510 |
831075 |
0 |
0 |
T4 |
13258 |
1603 |
0 |
0 |
T5 |
4887 |
4739 |
0 |
0 |
T6 |
3803 |
3641 |
0 |
0 |
T7 |
2307 |
2049 |
0 |
0 |
T16 |
2017 |
1965 |
0 |
0 |
T17 |
2446 |
2394 |
0 |
0 |
T24 |
10141 |
10075 |
0 |
0 |
T25 |
1887 |
1793 |
0 |
0 |
T26 |
2214 |
2121 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
620579046 |
616556197 |
0 |
2415 |
T1 |
832510 |
831045 |
0 |
3 |
T4 |
13258 |
1594 |
0 |
3 |
T5 |
4887 |
4736 |
0 |
3 |
T6 |
3803 |
3638 |
0 |
3 |
T7 |
2307 |
2046 |
0 |
3 |
T16 |
2017 |
1962 |
0 |
3 |
T17 |
2446 |
2391 |
0 |
3 |
T24 |
10141 |
10072 |
0 |
3 |
T25 |
1887 |
1790 |
0 |
3 |
T26 |
2214 |
2118 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
620579046 |
26521 |
0 |
0 |
T1 |
832510 |
85 |
0 |
0 |
T2 |
0 |
495 |
0 |
0 |
T3 |
0 |
229 |
0 |
0 |
T4 |
13258 |
0 |
0 |
0 |
T6 |
3803 |
89 |
0 |
0 |
T7 |
2307 |
35 |
0 |
0 |
T16 |
2017 |
0 |
0 |
0 |
T17 |
2446 |
12 |
0 |
0 |
T18 |
2709 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T22 |
0 |
27 |
0 |
0 |
T24 |
10141 |
9 |
0 |
0 |
T25 |
1887 |
0 |
0 |
0 |
T26 |
2214 |
0 |
0 |
0 |
T72 |
0 |
33 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152858088 |
0 |
2415 |
T1 |
459476 |
458732 |
0 |
3 |
T4 |
13120 |
1578 |
0 |
3 |
T5 |
1069 |
1034 |
0 |
3 |
T6 |
1941 |
1856 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
1144 |
1114 |
0 |
3 |
T17 |
1172 |
1144 |
0 |
3 |
T24 |
1055 |
1046 |
0 |
3 |
T25 |
1257 |
1192 |
0 |
3 |
T26 |
2238 |
2140 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
16433 |
0 |
0 |
T1 |
459476 |
60 |
0 |
0 |
T2 |
0 |
342 |
0 |
0 |
T3 |
0 |
149 |
0 |
0 |
T4 |
13120 |
0 |
0 |
0 |
T6 |
1941 |
23 |
0 |
0 |
T7 |
2403 |
34 |
0 |
0 |
T16 |
1144 |
0 |
0 |
0 |
T17 |
1172 |
0 |
0 |
0 |
T18 |
1383 |
0 |
0 |
0 |
T22 |
0 |
19 |
0 |
0 |
T24 |
1055 |
13 |
0 |
0 |
T25 |
1257 |
0 |
0 |
0 |
T26 |
2238 |
0 |
0 |
0 |
T72 |
0 |
4 |
0 |
0 |
T113 |
0 |
12 |
0 |
0 |
T114 |
0 |
38 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T7,T24 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T24 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152858088 |
0 |
2415 |
T1 |
459476 |
458732 |
0 |
3 |
T4 |
13120 |
1578 |
0 |
3 |
T5 |
1069 |
1034 |
0 |
3 |
T6 |
1941 |
1856 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
1144 |
1114 |
0 |
3 |
T17 |
1172 |
1144 |
0 |
3 |
T24 |
1055 |
1046 |
0 |
3 |
T25 |
1257 |
1192 |
0 |
3 |
T26 |
2238 |
2140 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
18953 |
0 |
0 |
T1 |
459476 |
63 |
0 |
0 |
T2 |
0 |
394 |
0 |
0 |
T3 |
0 |
157 |
0 |
0 |
T4 |
13120 |
0 |
0 |
0 |
T6 |
1941 |
42 |
0 |
0 |
T7 |
2403 |
38 |
0 |
0 |
T16 |
1144 |
0 |
0 |
0 |
T17 |
1172 |
15 |
0 |
0 |
T18 |
1383 |
0 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T22 |
0 |
17 |
0 |
0 |
T24 |
1055 |
10 |
0 |
0 |
T25 |
1257 |
0 |
0 |
0 |
T26 |
2238 |
0 |
0 |
0 |
T72 |
0 |
24 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
655361610 |
0 |
0 |
T1 |
903226 |
902515 |
0 |
0 |
T4 |
13810 |
6270 |
0 |
0 |
T5 |
5092 |
5051 |
0 |
0 |
T6 |
3961 |
3892 |
0 |
0 |
T7 |
2403 |
2262 |
0 |
0 |
T16 |
2116 |
2090 |
0 |
0 |
T17 |
2548 |
2522 |
0 |
0 |
T24 |
10563 |
10537 |
0 |
0 |
T25 |
1966 |
1926 |
0 |
0 |
T26 |
2307 |
2252 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
655361610 |
0 |
0 |
T1 |
903226 |
902515 |
0 |
0 |
T4 |
13810 |
6270 |
0 |
0 |
T5 |
5092 |
5051 |
0 |
0 |
T6 |
3961 |
3892 |
0 |
0 |
T7 |
2403 |
2262 |
0 |
0 |
T16 |
2116 |
2090 |
0 |
0 |
T17 |
2548 |
2522 |
0 |
0 |
T24 |
10563 |
10537 |
0 |
0 |
T25 |
1966 |
1926 |
0 |
0 |
T26 |
2307 |
2252 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
620579046 |
618552912 |
0 |
0 |
T1 |
832510 |
831830 |
0 |
0 |
T4 |
13258 |
6019 |
0 |
0 |
T5 |
4887 |
4849 |
0 |
0 |
T6 |
3803 |
3737 |
0 |
0 |
T7 |
2307 |
2172 |
0 |
0 |
T16 |
2017 |
1992 |
0 |
0 |
T17 |
2446 |
2421 |
0 |
0 |
T24 |
10141 |
10116 |
0 |
0 |
T25 |
1887 |
1848 |
0 |
0 |
T26 |
2214 |
2162 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
620579046 |
618552912 |
0 |
0 |
T1 |
832510 |
831830 |
0 |
0 |
T4 |
13258 |
6019 |
0 |
0 |
T5 |
4887 |
4849 |
0 |
0 |
T6 |
3803 |
3737 |
0 |
0 |
T7 |
2307 |
2172 |
0 |
0 |
T16 |
2017 |
1992 |
0 |
0 |
T17 |
2446 |
2421 |
0 |
0 |
T24 |
10141 |
10116 |
0 |
0 |
T25 |
1887 |
1848 |
0 |
0 |
T26 |
2214 |
2162 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309634173 |
309634173 |
0 |
0 |
T1 |
416593 |
416593 |
0 |
0 |
T4 |
3010 |
3010 |
0 |
0 |
T5 |
2425 |
2425 |
0 |
0 |
T6 |
2082 |
2082 |
0 |
0 |
T7 |
1228 |
1228 |
0 |
0 |
T16 |
996 |
996 |
0 |
0 |
T17 |
1262 |
1262 |
0 |
0 |
T24 |
5335 |
5335 |
0 |
0 |
T25 |
924 |
924 |
0 |
0 |
T26 |
1081 |
1081 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
309634173 |
309634173 |
0 |
0 |
T1 |
416593 |
416593 |
0 |
0 |
T4 |
3010 |
3010 |
0 |
0 |
T5 |
2425 |
2425 |
0 |
0 |
T6 |
2082 |
2082 |
0 |
0 |
T7 |
1228 |
1228 |
0 |
0 |
T16 |
996 |
996 |
0 |
0 |
T17 |
1262 |
1262 |
0 |
0 |
T24 |
5335 |
5335 |
0 |
0 |
T25 |
924 |
924 |
0 |
0 |
T26 |
1081 |
1081 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154816504 |
154816504 |
0 |
0 |
T1 |
208294 |
208294 |
0 |
0 |
T4 |
1505 |
1505 |
0 |
0 |
T5 |
1212 |
1212 |
0 |
0 |
T6 |
1038 |
1038 |
0 |
0 |
T7 |
614 |
614 |
0 |
0 |
T16 |
498 |
498 |
0 |
0 |
T17 |
631 |
631 |
0 |
0 |
T24 |
2667 |
2667 |
0 |
0 |
T25 |
462 |
462 |
0 |
0 |
T26 |
541 |
541 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154816504 |
154816504 |
0 |
0 |
T1 |
208294 |
208294 |
0 |
0 |
T4 |
1505 |
1505 |
0 |
0 |
T5 |
1212 |
1212 |
0 |
0 |
T6 |
1038 |
1038 |
0 |
0 |
T7 |
614 |
614 |
0 |
0 |
T16 |
498 |
498 |
0 |
0 |
T17 |
631 |
631 |
0 |
0 |
T24 |
2667 |
2667 |
0 |
0 |
T25 |
462 |
462 |
0 |
0 |
T26 |
541 |
541 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
315569959 |
314549427 |
0 |
0 |
T1 |
453715 |
453378 |
0 |
0 |
T4 |
6628 |
3009 |
0 |
0 |
T5 |
2444 |
2425 |
0 |
0 |
T6 |
1901 |
1868 |
0 |
0 |
T7 |
1153 |
1086 |
0 |
0 |
T16 |
1057 |
1044 |
0 |
0 |
T17 |
1223 |
1211 |
0 |
0 |
T24 |
5070 |
5058 |
0 |
0 |
T25 |
944 |
924 |
0 |
0 |
T26 |
1106 |
1080 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
315569959 |
314549427 |
0 |
0 |
T1 |
453715 |
453378 |
0 |
0 |
T4 |
6628 |
3009 |
0 |
0 |
T5 |
2444 |
2425 |
0 |
0 |
T6 |
1901 |
1868 |
0 |
0 |
T7 |
1153 |
1086 |
0 |
0 |
T16 |
1057 |
1044 |
0 |
0 |
T17 |
1223 |
1211 |
0 |
0 |
T24 |
5070 |
5058 |
0 |
0 |
T25 |
944 |
924 |
0 |
0 |
T26 |
1106 |
1080 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152858088 |
0 |
2415 |
T1 |
459476 |
458732 |
0 |
3 |
T4 |
13120 |
1578 |
0 |
3 |
T5 |
1069 |
1034 |
0 |
3 |
T6 |
1941 |
1856 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
1144 |
1114 |
0 |
3 |
T17 |
1172 |
1144 |
0 |
3 |
T24 |
1055 |
1046 |
0 |
3 |
T25 |
1257 |
1192 |
0 |
3 |
T26 |
2238 |
2140 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152858088 |
0 |
2415 |
T1 |
459476 |
458732 |
0 |
3 |
T4 |
13120 |
1578 |
0 |
3 |
T5 |
1069 |
1034 |
0 |
3 |
T6 |
1941 |
1856 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
1144 |
1114 |
0 |
3 |
T17 |
1172 |
1144 |
0 |
3 |
T24 |
1055 |
1046 |
0 |
3 |
T25 |
1257 |
1192 |
0 |
3 |
T26 |
2238 |
2140 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152858088 |
0 |
2415 |
T1 |
459476 |
458732 |
0 |
3 |
T4 |
13120 |
1578 |
0 |
3 |
T5 |
1069 |
1034 |
0 |
3 |
T6 |
1941 |
1856 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
1144 |
1114 |
0 |
3 |
T17 |
1172 |
1144 |
0 |
3 |
T24 |
1055 |
1046 |
0 |
3 |
T25 |
1257 |
1192 |
0 |
3 |
T26 |
2238 |
2140 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152858088 |
0 |
2415 |
T1 |
459476 |
458732 |
0 |
3 |
T4 |
13120 |
1578 |
0 |
3 |
T5 |
1069 |
1034 |
0 |
3 |
T6 |
1941 |
1856 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
1144 |
1114 |
0 |
3 |
T17 |
1172 |
1144 |
0 |
3 |
T24 |
1055 |
1046 |
0 |
3 |
T25 |
1257 |
1192 |
0 |
3 |
T26 |
2238 |
2140 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152858088 |
0 |
2415 |
T1 |
459476 |
458732 |
0 |
3 |
T4 |
13120 |
1578 |
0 |
3 |
T5 |
1069 |
1034 |
0 |
3 |
T6 |
1941 |
1856 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
1144 |
1114 |
0 |
3 |
T17 |
1172 |
1144 |
0 |
3 |
T24 |
1055 |
1046 |
0 |
3 |
T25 |
1257 |
1192 |
0 |
3 |
T26 |
2238 |
2140 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152858088 |
0 |
2415 |
T1 |
459476 |
458732 |
0 |
3 |
T4 |
13120 |
1578 |
0 |
3 |
T5 |
1069 |
1034 |
0 |
3 |
T6 |
1941 |
1856 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
1144 |
1114 |
0 |
3 |
T17 |
1172 |
1144 |
0 |
3 |
T24 |
1055 |
1046 |
0 |
3 |
T25 |
1257 |
1192 |
0 |
3 |
T26 |
2238 |
2140 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154762341 |
152865574 |
0 |
0 |
T1 |
459476 |
458762 |
0 |
0 |
T4 |
13120 |
1587 |
0 |
0 |
T5 |
1069 |
1037 |
0 |
0 |
T6 |
1941 |
1859 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
1144 |
1117 |
0 |
0 |
T17 |
1172 |
1147 |
0 |
0 |
T24 |
1055 |
1049 |
0 |
0 |
T25 |
1257 |
1195 |
0 |
0 |
T26 |
2238 |
2143 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653257326 |
0 |
2415 |
T1 |
903226 |
901698 |
0 |
3 |
T4 |
13810 |
1661 |
0 |
3 |
T5 |
5092 |
4934 |
0 |
3 |
T6 |
3961 |
3789 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
2116 |
2058 |
0 |
3 |
T17 |
2548 |
2490 |
0 |
3 |
T24 |
10563 |
10491 |
0 |
3 |
T25 |
1966 |
1866 |
0 |
3 |
T26 |
2307 |
2206 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
32593 |
0 |
0 |
T1 |
903226 |
169 |
0 |
0 |
T4 |
13810 |
3 |
0 |
0 |
T5 |
5092 |
3 |
0 |
0 |
T6 |
3961 |
15 |
0 |
0 |
T7 |
2403 |
11 |
0 |
0 |
T16 |
2116 |
5 |
0 |
0 |
T17 |
2548 |
5 |
0 |
0 |
T24 |
10563 |
3 |
0 |
0 |
T25 |
1966 |
3 |
0 |
0 |
T26 |
2307 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653257326 |
0 |
2415 |
T1 |
903226 |
901698 |
0 |
3 |
T4 |
13810 |
1661 |
0 |
3 |
T5 |
5092 |
4934 |
0 |
3 |
T6 |
3961 |
3789 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
2116 |
2058 |
0 |
3 |
T17 |
2548 |
2490 |
0 |
3 |
T24 |
10563 |
10491 |
0 |
3 |
T25 |
1966 |
1866 |
0 |
3 |
T26 |
2307 |
2206 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
32352 |
0 |
0 |
T1 |
903226 |
126 |
0 |
0 |
T4 |
13810 |
3 |
0 |
0 |
T5 |
5092 |
3 |
0 |
0 |
T6 |
3961 |
13 |
0 |
0 |
T7 |
2403 |
15 |
0 |
0 |
T16 |
2116 |
9 |
0 |
0 |
T17 |
2548 |
1 |
0 |
0 |
T24 |
10563 |
5 |
0 |
0 |
T25 |
1966 |
3 |
0 |
0 |
T26 |
2307 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653257326 |
0 |
2415 |
T1 |
903226 |
901698 |
0 |
3 |
T4 |
13810 |
1661 |
0 |
3 |
T5 |
5092 |
4934 |
0 |
3 |
T6 |
3961 |
3789 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
2116 |
2058 |
0 |
3 |
T17 |
2548 |
2490 |
0 |
3 |
T24 |
10563 |
10491 |
0 |
3 |
T25 |
1966 |
1866 |
0 |
3 |
T26 |
2307 |
2206 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
32531 |
0 |
0 |
T1 |
903226 |
172 |
0 |
0 |
T4 |
13810 |
3 |
0 |
0 |
T5 |
5092 |
3 |
0 |
0 |
T6 |
3961 |
11 |
0 |
0 |
T7 |
2403 |
17 |
0 |
0 |
T16 |
2116 |
9 |
0 |
0 |
T17 |
2548 |
11 |
0 |
0 |
T24 |
10563 |
7 |
0 |
0 |
T25 |
1966 |
3 |
0 |
0 |
T26 |
2307 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653257326 |
0 |
2415 |
T1 |
903226 |
901698 |
0 |
3 |
T4 |
13810 |
1661 |
0 |
3 |
T5 |
5092 |
4934 |
0 |
3 |
T6 |
3961 |
3789 |
0 |
3 |
T7 |
2403 |
2131 |
0 |
3 |
T16 |
2116 |
2058 |
0 |
3 |
T17 |
2548 |
2490 |
0 |
3 |
T24 |
10563 |
10491 |
0 |
3 |
T25 |
1966 |
1866 |
0 |
3 |
T26 |
2307 |
2206 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
32565 |
0 |
0 |
T1 |
903226 |
143 |
0 |
0 |
T4 |
13810 |
3 |
0 |
0 |
T5 |
5092 |
3 |
0 |
0 |
T6 |
3961 |
11 |
0 |
0 |
T7 |
2403 |
17 |
0 |
0 |
T16 |
2116 |
9 |
0 |
0 |
T17 |
2548 |
3 |
0 |
0 |
T24 |
10563 |
7 |
0 |
0 |
T25 |
1966 |
3 |
0 |
0 |
T26 |
2307 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
657506476 |
653264665 |
0 |
0 |
T1 |
903226 |
901728 |
0 |
0 |
T4 |
13810 |
1670 |
0 |
0 |
T5 |
5092 |
4937 |
0 |
0 |
T6 |
3961 |
3792 |
0 |
0 |
T7 |
2403 |
2134 |
0 |
0 |
T16 |
2116 |
2061 |
0 |
0 |
T17 |
2548 |
2493 |
0 |
0 |
T24 |
10563 |
10494 |
0 |
0 |
T25 |
1966 |
1869 |
0 |
0 |
T26 |
2307 |
2209 |
0 |
0 |