Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2586228 |
2583634 |
0 |
0 |
T4 |
1798274 |
250546 |
0 |
0 |
T6 |
68206 |
66956 |
0 |
0 |
T7 |
48088 |
45147 |
0 |
0 |
T8 |
63045 |
60349 |
0 |
0 |
T17 |
68396 |
65659 |
0 |
0 |
T18 |
48763 |
45520 |
0 |
0 |
T24 |
50812 |
45792 |
0 |
0 |
T25 |
54632 |
49696 |
0 |
0 |
T26 |
196813 |
195501 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1018273518 |
1002439278 |
0 |
14490 |
T1 |
248358 |
248046 |
0 |
18 |
T4 |
418296 |
33666 |
0 |
18 |
T6 |
8880 |
8676 |
0 |
18 |
T7 |
10782 |
10044 |
0 |
18 |
T8 |
4650 |
4404 |
0 |
18 |
T17 |
7140 |
6792 |
0 |
18 |
T18 |
7560 |
6966 |
0 |
18 |
T24 |
11502 |
10248 |
0 |
18 |
T25 |
12324 |
11088 |
0 |
18 |
T26 |
4602 |
4548 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
904037 |
902936 |
0 |
21 |
T4 |
485222 |
39051 |
0 |
21 |
T6 |
22289 |
21790 |
0 |
21 |
T7 |
12969 |
12083 |
0 |
21 |
T8 |
22929 |
21784 |
0 |
21 |
T17 |
23460 |
22352 |
0 |
21 |
T18 |
15273 |
14082 |
0 |
21 |
T24 |
13630 |
12146 |
0 |
21 |
T25 |
14722 |
13248 |
0 |
21 |
T26 |
77695 |
77037 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
193471 |
0 |
0 |
T1 |
904037 |
4 |
0 |
0 |
T2 |
0 |
413 |
0 |
0 |
T4 |
485222 |
48 |
0 |
0 |
T6 |
22289 |
94 |
0 |
0 |
T7 |
12969 |
107 |
0 |
0 |
T8 |
22929 |
26 |
0 |
0 |
T17 |
23460 |
60 |
0 |
0 |
T18 |
15273 |
12 |
0 |
0 |
T20 |
0 |
77 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T24 |
13630 |
73 |
0 |
0 |
T25 |
14722 |
16 |
0 |
0 |
T26 |
77695 |
16 |
0 |
0 |
T66 |
0 |
54 |
0 |
0 |
T67 |
0 |
186 |
0 |
0 |
T68 |
0 |
36 |
0 |
0 |
T108 |
0 |
9 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1433833 |
1432613 |
0 |
0 |
T4 |
894756 |
177229 |
0 |
0 |
T6 |
37037 |
36451 |
0 |
0 |
T7 |
24337 |
22981 |
0 |
0 |
T8 |
35466 |
34122 |
0 |
0 |
T17 |
37796 |
36476 |
0 |
0 |
T18 |
25930 |
24433 |
0 |
0 |
T24 |
25680 |
23359 |
0 |
0 |
T25 |
27586 |
25321 |
0 |
0 |
T26 |
114516 |
113877 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473449721 |
469084905 |
0 |
0 |
T1 |
158947 |
158757 |
0 |
0 |
T4 |
66926 |
5421 |
0 |
0 |
T6 |
3741 |
3661 |
0 |
0 |
T7 |
1815 |
1694 |
0 |
0 |
T8 |
4139 |
3935 |
0 |
0 |
T17 |
4080 |
3891 |
0 |
0 |
T18 |
2469 |
2279 |
0 |
0 |
T24 |
1896 |
1693 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
14741 |
14620 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473449721 |
469077759 |
0 |
2415 |
T1 |
158947 |
158754 |
0 |
3 |
T4 |
66926 |
5385 |
0 |
3 |
T6 |
3741 |
3658 |
0 |
3 |
T7 |
1815 |
1691 |
0 |
3 |
T8 |
4139 |
3932 |
0 |
3 |
T17 |
4080 |
3888 |
0 |
3 |
T18 |
2469 |
2276 |
0 |
3 |
T24 |
1896 |
1690 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
14741 |
14617 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473449721 |
27431 |
0 |
0 |
T1 |
158947 |
0 |
0 |
0 |
T2 |
0 |
182 |
0 |
0 |
T4 |
66926 |
0 |
0 |
0 |
T6 |
3741 |
30 |
0 |
0 |
T7 |
1815 |
29 |
0 |
0 |
T8 |
4139 |
4 |
0 |
0 |
T17 |
4080 |
18 |
0 |
0 |
T18 |
2469 |
0 |
0 |
0 |
T20 |
0 |
33 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T24 |
1896 |
19 |
0 |
0 |
T25 |
2054 |
0 |
0 |
0 |
T26 |
14741 |
0 |
0 |
0 |
T66 |
0 |
23 |
0 |
0 |
T67 |
0 |
108 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T24 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T24 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T24 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T24 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T24 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167073213 |
0 |
2415 |
T1 |
41393 |
41341 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
1480 |
1446 |
0 |
3 |
T7 |
1797 |
1674 |
0 |
3 |
T8 |
775 |
734 |
0 |
3 |
T17 |
1190 |
1132 |
0 |
3 |
T18 |
1260 |
1161 |
0 |
3 |
T24 |
1917 |
1708 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
767 |
758 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
17282 |
0 |
0 |
T1 |
41393 |
0 |
0 |
0 |
T2 |
0 |
98 |
0 |
0 |
T4 |
69716 |
0 |
0 |
0 |
T6 |
1480 |
23 |
0 |
0 |
T7 |
1797 |
0 |
0 |
0 |
T8 |
775 |
3 |
0 |
0 |
T17 |
1190 |
10 |
0 |
0 |
T18 |
1260 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T24 |
1917 |
15 |
0 |
0 |
T25 |
2054 |
0 |
0 |
0 |
T26 |
767 |
0 |
0 |
0 |
T66 |
0 |
19 |
0 |
0 |
T67 |
0 |
40 |
0 |
0 |
T68 |
0 |
36 |
0 |
0 |
T108 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167073213 |
0 |
2415 |
T1 |
41393 |
41341 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
1480 |
1446 |
0 |
3 |
T7 |
1797 |
1674 |
0 |
3 |
T8 |
775 |
734 |
0 |
3 |
T17 |
1190 |
1132 |
0 |
3 |
T18 |
1260 |
1161 |
0 |
3 |
T24 |
1917 |
1708 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
767 |
758 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
19244 |
0 |
0 |
T1 |
41393 |
0 |
0 |
0 |
T2 |
0 |
133 |
0 |
0 |
T4 |
69716 |
0 |
0 |
0 |
T6 |
1480 |
10 |
0 |
0 |
T7 |
1797 |
26 |
0 |
0 |
T8 |
775 |
1 |
0 |
0 |
T17 |
1190 |
8 |
0 |
0 |
T18 |
1260 |
0 |
0 |
0 |
T20 |
0 |
41 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T24 |
1917 |
11 |
0 |
0 |
T25 |
2054 |
0 |
0 |
0 |
T26 |
767 |
0 |
0 |
0 |
T66 |
0 |
12 |
0 |
0 |
T67 |
0 |
38 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
502297429 |
0 |
0 |
T1 |
165576 |
165521 |
0 |
0 |
T4 |
69716 |
38187 |
0 |
0 |
T6 |
3897 |
3870 |
0 |
0 |
T7 |
1890 |
1836 |
0 |
0 |
T8 |
4310 |
4199 |
0 |
0 |
T17 |
4250 |
4167 |
0 |
0 |
T18 |
2571 |
2517 |
0 |
0 |
T24 |
1975 |
1878 |
0 |
0 |
T25 |
2140 |
2057 |
0 |
0 |
T26 |
15355 |
15315 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
502297429 |
0 |
0 |
T1 |
165576 |
165521 |
0 |
0 |
T4 |
69716 |
38187 |
0 |
0 |
T6 |
3897 |
3870 |
0 |
0 |
T7 |
1890 |
1836 |
0 |
0 |
T8 |
4310 |
4199 |
0 |
0 |
T17 |
4250 |
4167 |
0 |
0 |
T18 |
2571 |
2517 |
0 |
0 |
T24 |
1975 |
1878 |
0 |
0 |
T25 |
2140 |
2057 |
0 |
0 |
T26 |
15355 |
15315 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473449721 |
471260803 |
0 |
0 |
T1 |
158947 |
158894 |
0 |
0 |
T4 |
66926 |
36647 |
0 |
0 |
T6 |
3741 |
3716 |
0 |
0 |
T7 |
1815 |
1763 |
0 |
0 |
T8 |
4139 |
4031 |
0 |
0 |
T17 |
4080 |
4001 |
0 |
0 |
T18 |
2469 |
2416 |
0 |
0 |
T24 |
1896 |
1802 |
0 |
0 |
T25 |
2054 |
1974 |
0 |
0 |
T26 |
14741 |
14702 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473449721 |
471260803 |
0 |
0 |
T1 |
158947 |
158894 |
0 |
0 |
T4 |
66926 |
36647 |
0 |
0 |
T6 |
3741 |
3716 |
0 |
0 |
T7 |
1815 |
1763 |
0 |
0 |
T8 |
4139 |
4031 |
0 |
0 |
T17 |
4080 |
4001 |
0 |
0 |
T18 |
2469 |
2416 |
0 |
0 |
T24 |
1896 |
1802 |
0 |
0 |
T25 |
2054 |
1974 |
0 |
0 |
T26 |
14741 |
14702 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
235918834 |
235918834 |
0 |
0 |
T1 |
79447 |
79447 |
0 |
0 |
T4 |
18327 |
18327 |
0 |
0 |
T6 |
2041 |
2041 |
0 |
0 |
T7 |
922 |
922 |
0 |
0 |
T8 |
2039 |
2039 |
0 |
0 |
T17 |
2191 |
2191 |
0 |
0 |
T18 |
1208 |
1208 |
0 |
0 |
T24 |
974 |
974 |
0 |
0 |
T25 |
987 |
987 |
0 |
0 |
T26 |
7351 |
7351 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
235918834 |
235918834 |
0 |
0 |
T1 |
79447 |
79447 |
0 |
0 |
T4 |
18327 |
18327 |
0 |
0 |
T6 |
2041 |
2041 |
0 |
0 |
T7 |
922 |
922 |
0 |
0 |
T8 |
2039 |
2039 |
0 |
0 |
T17 |
2191 |
2191 |
0 |
0 |
T18 |
1208 |
1208 |
0 |
0 |
T24 |
974 |
974 |
0 |
0 |
T25 |
987 |
987 |
0 |
0 |
T26 |
7351 |
7351 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117958808 |
117958808 |
0 |
0 |
T1 |
39724 |
39724 |
0 |
0 |
T4 |
9163 |
9163 |
0 |
0 |
T6 |
1020 |
1020 |
0 |
0 |
T7 |
460 |
460 |
0 |
0 |
T8 |
1019 |
1019 |
0 |
0 |
T17 |
1095 |
1095 |
0 |
0 |
T18 |
604 |
604 |
0 |
0 |
T24 |
486 |
486 |
0 |
0 |
T25 |
494 |
494 |
0 |
0 |
T26 |
3676 |
3676 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117958808 |
117958808 |
0 |
0 |
T1 |
39724 |
39724 |
0 |
0 |
T4 |
9163 |
9163 |
0 |
0 |
T6 |
1020 |
1020 |
0 |
0 |
T7 |
460 |
460 |
0 |
0 |
T8 |
1019 |
1019 |
0 |
0 |
T17 |
1095 |
1095 |
0 |
0 |
T18 |
604 |
604 |
0 |
0 |
T24 |
486 |
486 |
0 |
0 |
T25 |
494 |
494 |
0 |
0 |
T26 |
3676 |
3676 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
242486548 |
241377360 |
0 |
0 |
T1 |
79477 |
79451 |
0 |
0 |
T4 |
33464 |
18325 |
0 |
0 |
T6 |
1870 |
1858 |
0 |
0 |
T7 |
908 |
882 |
0 |
0 |
T8 |
2069 |
2016 |
0 |
0 |
T17 |
2040 |
2000 |
0 |
0 |
T18 |
1234 |
1208 |
0 |
0 |
T24 |
947 |
901 |
0 |
0 |
T25 |
1027 |
987 |
0 |
0 |
T26 |
7371 |
7351 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
242486548 |
241377360 |
0 |
0 |
T1 |
79477 |
79451 |
0 |
0 |
T4 |
33464 |
18325 |
0 |
0 |
T6 |
1870 |
1858 |
0 |
0 |
T7 |
908 |
882 |
0 |
0 |
T8 |
2069 |
2016 |
0 |
0 |
T17 |
2040 |
2000 |
0 |
0 |
T18 |
1234 |
1208 |
0 |
0 |
T24 |
947 |
901 |
0 |
0 |
T25 |
1027 |
987 |
0 |
0 |
T26 |
7371 |
7351 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167073213 |
0 |
2415 |
T1 |
41393 |
41341 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
1480 |
1446 |
0 |
3 |
T7 |
1797 |
1674 |
0 |
3 |
T8 |
775 |
734 |
0 |
3 |
T17 |
1190 |
1132 |
0 |
3 |
T18 |
1260 |
1161 |
0 |
3 |
T24 |
1917 |
1708 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
767 |
758 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167073213 |
0 |
2415 |
T1 |
41393 |
41341 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
1480 |
1446 |
0 |
3 |
T7 |
1797 |
1674 |
0 |
3 |
T8 |
775 |
734 |
0 |
3 |
T17 |
1190 |
1132 |
0 |
3 |
T18 |
1260 |
1161 |
0 |
3 |
T24 |
1917 |
1708 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
767 |
758 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167073213 |
0 |
2415 |
T1 |
41393 |
41341 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
1480 |
1446 |
0 |
3 |
T7 |
1797 |
1674 |
0 |
3 |
T8 |
775 |
734 |
0 |
3 |
T17 |
1190 |
1132 |
0 |
3 |
T18 |
1260 |
1161 |
0 |
3 |
T24 |
1917 |
1708 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
767 |
758 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167073213 |
0 |
2415 |
T1 |
41393 |
41341 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
1480 |
1446 |
0 |
3 |
T7 |
1797 |
1674 |
0 |
3 |
T8 |
775 |
734 |
0 |
3 |
T17 |
1190 |
1132 |
0 |
3 |
T18 |
1260 |
1161 |
0 |
3 |
T24 |
1917 |
1708 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
767 |
758 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167073213 |
0 |
2415 |
T1 |
41393 |
41341 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
1480 |
1446 |
0 |
3 |
T7 |
1797 |
1674 |
0 |
3 |
T8 |
775 |
734 |
0 |
3 |
T17 |
1190 |
1132 |
0 |
3 |
T18 |
1260 |
1161 |
0 |
3 |
T24 |
1917 |
1708 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
767 |
758 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167073213 |
0 |
2415 |
T1 |
41393 |
41341 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
1480 |
1446 |
0 |
3 |
T7 |
1797 |
1674 |
0 |
3 |
T8 |
775 |
734 |
0 |
3 |
T17 |
1190 |
1132 |
0 |
3 |
T18 |
1260 |
1161 |
0 |
3 |
T24 |
1917 |
1708 |
0 |
3 |
T25 |
2054 |
1848 |
0 |
3 |
T26 |
767 |
758 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169712253 |
167080536 |
0 |
0 |
T1 |
41393 |
41344 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
1480 |
1449 |
0 |
0 |
T7 |
1797 |
1677 |
0 |
0 |
T8 |
775 |
737 |
0 |
0 |
T17 |
1190 |
1135 |
0 |
0 |
T18 |
1260 |
1164 |
0 |
0 |
T24 |
1917 |
1711 |
0 |
0 |
T25 |
2054 |
1851 |
0 |
0 |
T26 |
767 |
761 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
499994708 |
0 |
2415 |
T1 |
165576 |
165375 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
3897 |
3810 |
0 |
3 |
T7 |
1890 |
1761 |
0 |
3 |
T8 |
4310 |
4096 |
0 |
3 |
T17 |
4250 |
4050 |
0 |
3 |
T18 |
2571 |
2371 |
0 |
3 |
T24 |
1975 |
1760 |
0 |
3 |
T25 |
2140 |
1926 |
0 |
3 |
T26 |
15355 |
15226 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
32246 |
0 |
0 |
T1 |
165576 |
1 |
0 |
0 |
T4 |
69716 |
12 |
0 |
0 |
T6 |
3897 |
10 |
0 |
0 |
T7 |
1890 |
7 |
0 |
0 |
T8 |
4310 |
3 |
0 |
0 |
T17 |
4250 |
4 |
0 |
0 |
T18 |
2571 |
3 |
0 |
0 |
T24 |
1975 |
5 |
0 |
0 |
T25 |
2140 |
4 |
0 |
0 |
T26 |
15355 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
499994708 |
0 |
2415 |
T1 |
165576 |
165375 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
3897 |
3810 |
0 |
3 |
T7 |
1890 |
1761 |
0 |
3 |
T8 |
4310 |
4096 |
0 |
3 |
T17 |
4250 |
4050 |
0 |
3 |
T18 |
2571 |
2371 |
0 |
3 |
T24 |
1975 |
1760 |
0 |
3 |
T25 |
2140 |
1926 |
0 |
3 |
T26 |
15355 |
15226 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
32298 |
0 |
0 |
T1 |
165576 |
1 |
0 |
0 |
T4 |
69716 |
12 |
0 |
0 |
T6 |
3897 |
3 |
0 |
0 |
T7 |
1890 |
17 |
0 |
0 |
T8 |
4310 |
5 |
0 |
0 |
T17 |
4250 |
8 |
0 |
0 |
T18 |
2571 |
3 |
0 |
0 |
T24 |
1975 |
9 |
0 |
0 |
T25 |
2140 |
4 |
0 |
0 |
T26 |
15355 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
499994708 |
0 |
2415 |
T1 |
165576 |
165375 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
3897 |
3810 |
0 |
3 |
T7 |
1890 |
1761 |
0 |
3 |
T8 |
4310 |
4096 |
0 |
3 |
T17 |
4250 |
4050 |
0 |
3 |
T18 |
2571 |
2371 |
0 |
3 |
T24 |
1975 |
1760 |
0 |
3 |
T25 |
2140 |
1926 |
0 |
3 |
T26 |
15355 |
15226 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
32583 |
0 |
0 |
T1 |
165576 |
1 |
0 |
0 |
T4 |
69716 |
12 |
0 |
0 |
T6 |
3897 |
10 |
0 |
0 |
T7 |
1890 |
13 |
0 |
0 |
T8 |
4310 |
5 |
0 |
0 |
T17 |
4250 |
5 |
0 |
0 |
T18 |
2571 |
3 |
0 |
0 |
T24 |
1975 |
11 |
0 |
0 |
T25 |
2140 |
4 |
0 |
0 |
T26 |
15355 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
499994708 |
0 |
2415 |
T1 |
165576 |
165375 |
0 |
3 |
T4 |
69716 |
5611 |
0 |
3 |
T6 |
3897 |
3810 |
0 |
3 |
T7 |
1890 |
1761 |
0 |
3 |
T8 |
4310 |
4096 |
0 |
3 |
T17 |
4250 |
4050 |
0 |
3 |
T18 |
2571 |
2371 |
0 |
3 |
T24 |
1975 |
1760 |
0 |
3 |
T25 |
2140 |
1926 |
0 |
3 |
T26 |
15355 |
15226 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
32387 |
0 |
0 |
T1 |
165576 |
1 |
0 |
0 |
T4 |
69716 |
12 |
0 |
0 |
T6 |
3897 |
8 |
0 |
0 |
T7 |
1890 |
15 |
0 |
0 |
T8 |
4310 |
5 |
0 |
0 |
T17 |
4250 |
7 |
0 |
0 |
T18 |
2571 |
3 |
0 |
0 |
T24 |
1975 |
3 |
0 |
0 |
T25 |
2140 |
4 |
0 |
0 |
T26 |
15355 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504615272 |
500001928 |
0 |
0 |
T1 |
165576 |
165378 |
0 |
0 |
T4 |
69716 |
5658 |
0 |
0 |
T6 |
3897 |
3813 |
0 |
0 |
T7 |
1890 |
1764 |
0 |
0 |
T8 |
4310 |
4099 |
0 |
0 |
T17 |
4250 |
4053 |
0 |
0 |
T18 |
2571 |
2374 |
0 |
0 |
T24 |
1975 |
1763 |
0 |
0 |
T25 |
2140 |
1929 |
0 |
0 |
T26 |
15355 |
15229 |
0 |
0 |