Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T7,T8
10CoveredT6,T7,T20
11CoveredT6,T7,T8

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 473450160 4402 0 0
g_div2.Div2Whole_A 473450160 5298 0 0
g_div4.Div4Stepped_A 235919232 4308 0 0
g_div4.Div4Whole_A 235919232 4966 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473450160 4402 0 0
T1 158948 0 0 0
T2 0 36 0 0
T4 66926 0 0 0
T6 3742 5 0 0
T7 1815 2 0 0
T8 4139 1 0 0
T17 4081 4 0 0
T18 2470 0 0 0
T20 0 3 0 0
T24 1897 4 0 0
T25 2055 0 0 0
T26 14741 0 0 0
T66 0 2 0 0
T67 0 10 0 0
T68 0 12 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473450160 5298 0 0
T1 158948 0 0 0
T2 0 37 0 0
T4 66926 0 0 0
T6 3742 5 0 0
T7 1815 6 0 0
T8 4139 1 0 0
T17 4081 4 0 0
T18 2470 0 0 0
T20 0 3 0 0
T22 0 1 0 0
T24 1897 5 0 0
T25 2055 0 0 0
T26 14741 0 0 0
T66 0 5 0 0
T67 0 11 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 235919232 4308 0 0
T1 79448 0 0 0
T2 0 36 0 0
T4 18327 0 0 0
T6 2042 5 0 0
T7 922 2 0 0
T8 2039 1 0 0
T17 2191 4 0 0
T18 1209 0 0 0
T20 0 3 0 0
T24 975 4 0 0
T25 988 0 0 0
T26 7352 0 0 0
T66 0 2 0 0
T67 0 10 0 0
T68 0 12 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 235919232 4966 0 0
T1 79448 0 0 0
T2 0 37 0 0
T4 18327 0 0 0
T6 2042 5 0 0
T7 922 4 0 0
T8 2039 1 0 0
T17 2191 4 0 0
T18 1209 0 0 0
T20 0 3 0 0
T22 0 1 0 0
T24 975 5 0 0
T25 988 0 0 0
T26 7352 0 0 0
T66 0 5 0 0
T67 0 11 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T7,T8
10CoveredT6,T7,T20
11CoveredT6,T7,T8

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 473450160 4402 0 0
g_div2.Div2Whole_A 473450160 5298 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473450160 4402 0 0
T1 158948 0 0 0
T2 0 36 0 0
T4 66926 0 0 0
T6 3742 5 0 0
T7 1815 2 0 0
T8 4139 1 0 0
T17 4081 4 0 0
T18 2470 0 0 0
T20 0 3 0 0
T24 1897 4 0 0
T25 2055 0 0 0
T26 14741 0 0 0
T66 0 2 0 0
T67 0 10 0 0
T68 0 12 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473450160 5298 0 0
T1 158948 0 0 0
T2 0 37 0 0
T4 66926 0 0 0
T6 3742 5 0 0
T7 1815 6 0 0
T8 4139 1 0 0
T17 4081 4 0 0
T18 2470 0 0 0
T20 0 3 0 0
T22 0 1 0 0
T24 1897 5 0 0
T25 2055 0 0 0
T26 14741 0 0 0
T66 0 5 0 0
T67 0 11 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T7,T8
10CoveredT6,T7,T20
11CoveredT6,T7,T8

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 235919232 4308 0 0
g_div4.Div4Whole_A 235919232 4966 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 235919232 4308 0 0
T1 79448 0 0 0
T2 0 36 0 0
T4 18327 0 0 0
T6 2042 5 0 0
T7 922 2 0 0
T8 2039 1 0 0
T17 2191 4 0 0
T18 1209 0 0 0
T20 0 3 0 0
T24 975 4 0 0
T25 988 0 0 0
T26 7352 0 0 0
T66 0 2 0 0
T67 0 10 0 0
T68 0 12 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 235919232 4966 0 0
T1 79448 0 0 0
T2 0 37 0 0
T4 18327 0 0 0
T6 2042 5 0 0
T7 922 4 0 0
T8 2039 1 0 0
T17 2191 4 0 0
T18 1209 0 0 0
T20 0 3 0 0
T22 0 1 0 0
T24 975 5 0 0
T25 988 0 0 0
T26 7352 0 0 0
T66 0 5 0 0
T67 0 11 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%