Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
7385444 |
7370157 |
0 |
0 |
T5 |
531372 |
527207 |
0 |
0 |
T6 |
274551 |
270294 |
0 |
0 |
T7 |
63473 |
60951 |
0 |
0 |
T8 |
63306 |
61259 |
0 |
0 |
T18 |
40226 |
36724 |
0 |
0 |
T19 |
59832 |
54489 |
0 |
0 |
T20 |
54171 |
50949 |
0 |
0 |
T21 |
42465 |
39808 |
0 |
0 |
T22 |
60447 |
54719 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
926080728 |
913795560 |
0 |
14490 |
T1 |
1861950 |
1857132 |
0 |
18 |
T5 |
122082 |
121056 |
0 |
18 |
T6 |
52908 |
52020 |
0 |
18 |
T7 |
11826 |
11298 |
0 |
18 |
T8 |
6744 |
6486 |
0 |
18 |
T18 |
9012 |
8112 |
0 |
18 |
T19 |
13560 |
12222 |
0 |
18 |
T20 |
8952 |
8370 |
0 |
18 |
T21 |
9516 |
8862 |
0 |
18 |
T22 |
13644 |
12240 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1281243 |
1277967 |
0 |
21 |
T5 |
141615 |
140424 |
0 |
21 |
T6 |
80219 |
78787 |
0 |
21 |
T7 |
18529 |
17713 |
0 |
21 |
T8 |
21710 |
20841 |
0 |
21 |
T18 |
10841 |
9762 |
0 |
21 |
T19 |
16072 |
14490 |
0 |
21 |
T20 |
16628 |
15438 |
0 |
21 |
T21 |
11451 |
10662 |
0 |
21 |
T22 |
16298 |
14624 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
201009 |
0 |
0 |
T1 |
1281243 |
3655 |
0 |
0 |
T2 |
0 |
1099 |
0 |
0 |
T5 |
141615 |
4 |
0 |
0 |
T6 |
80219 |
4 |
0 |
0 |
T7 |
18529 |
183 |
0 |
0 |
T8 |
21710 |
56 |
0 |
0 |
T18 |
10841 |
50 |
0 |
0 |
T19 |
16072 |
93 |
0 |
0 |
T20 |
16628 |
58 |
0 |
0 |
T21 |
11451 |
52 |
0 |
0 |
T22 |
16298 |
158 |
0 |
0 |
T64 |
0 |
32 |
0 |
0 |
T82 |
0 |
93 |
0 |
0 |
T84 |
0 |
189 |
0 |
0 |
T86 |
0 |
140 |
0 |
0 |
T108 |
0 |
6 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4242251 |
4235026 |
0 |
0 |
T5 |
267675 |
265688 |
0 |
0 |
T6 |
141424 |
139448 |
0 |
0 |
T7 |
33118 |
31901 |
0 |
0 |
T8 |
34852 |
33893 |
0 |
0 |
T18 |
20373 |
18811 |
0 |
0 |
T19 |
30200 |
27738 |
0 |
0 |
T20 |
28591 |
27102 |
0 |
0 |
T21 |
21498 |
20245 |
0 |
0 |
T22 |
30505 |
27816 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444527978 |
440374692 |
0 |
0 |
T1 |
126181 |
125903 |
0 |
0 |
T5 |
19533 |
19371 |
0 |
0 |
T6 |
7467 |
7250 |
0 |
0 |
T7 |
2823 |
2702 |
0 |
0 |
T8 |
3718 |
3570 |
0 |
0 |
T18 |
1517 |
1369 |
0 |
0 |
T19 |
2236 |
2019 |
0 |
0 |
T20 |
2568 |
2379 |
0 |
0 |
T21 |
1603 |
1495 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444527978 |
440367687 |
0 |
2415 |
T1 |
126181 |
125903 |
0 |
3 |
T5 |
19533 |
19368 |
0 |
3 |
T6 |
7467 |
7247 |
0 |
3 |
T7 |
2823 |
2699 |
0 |
3 |
T8 |
3718 |
3567 |
0 |
3 |
T18 |
1517 |
1366 |
0 |
3 |
T19 |
2236 |
2016 |
0 |
3 |
T20 |
2568 |
2376 |
0 |
3 |
T21 |
1603 |
1492 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444527978 |
29102 |
0 |
0 |
T1 |
126181 |
485 |
0 |
0 |
T2 |
0 |
482 |
0 |
0 |
T5 |
19533 |
0 |
0 |
0 |
T6 |
7467 |
0 |
0 |
0 |
T7 |
2823 |
72 |
0 |
0 |
T8 |
3718 |
0 |
0 |
0 |
T18 |
1517 |
11 |
0 |
0 |
T19 |
2236 |
25 |
0 |
0 |
T20 |
2568 |
0 |
0 |
0 |
T21 |
1603 |
15 |
0 |
0 |
T22 |
2274 |
0 |
0 |
0 |
T64 |
0 |
13 |
0 |
0 |
T82 |
0 |
27 |
0 |
0 |
T84 |
0 |
57 |
0 |
0 |
T86 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152299260 |
0 |
2415 |
T1 |
310325 |
309522 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
8818 |
8670 |
0 |
3 |
T7 |
1971 |
1883 |
0 |
3 |
T8 |
1124 |
1081 |
0 |
3 |
T18 |
1502 |
1352 |
0 |
3 |
T19 |
2260 |
2037 |
0 |
3 |
T20 |
1492 |
1395 |
0 |
3 |
T21 |
1586 |
1477 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
18188 |
0 |
0 |
T1 |
310325 |
329 |
0 |
0 |
T2 |
0 |
275 |
0 |
0 |
T5 |
20347 |
0 |
0 |
0 |
T6 |
8818 |
0 |
0 |
0 |
T7 |
1971 |
28 |
0 |
0 |
T8 |
1124 |
0 |
0 |
0 |
T18 |
1502 |
6 |
0 |
0 |
T19 |
2260 |
0 |
0 |
0 |
T20 |
1492 |
0 |
0 |
0 |
T21 |
1586 |
7 |
0 |
0 |
T22 |
2274 |
0 |
0 |
0 |
T64 |
0 |
10 |
0 |
0 |
T82 |
0 |
40 |
0 |
0 |
T84 |
0 |
77 |
0 |
0 |
T86 |
0 |
50 |
0 |
0 |
T108 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T18 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T18 |
0 |
Covered |
T1,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152299260 |
0 |
2415 |
T1 |
310325 |
309522 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
8818 |
8670 |
0 |
3 |
T7 |
1971 |
1883 |
0 |
3 |
T8 |
1124 |
1081 |
0 |
3 |
T18 |
1502 |
1352 |
0 |
3 |
T19 |
2260 |
2037 |
0 |
3 |
T20 |
1492 |
1395 |
0 |
3 |
T21 |
1586 |
1477 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
20603 |
0 |
0 |
T1 |
310325 |
350 |
0 |
0 |
T2 |
0 |
342 |
0 |
0 |
T5 |
20347 |
0 |
0 |
0 |
T6 |
8818 |
0 |
0 |
0 |
T7 |
1971 |
26 |
0 |
0 |
T8 |
1124 |
0 |
0 |
0 |
T18 |
1502 |
11 |
0 |
0 |
T19 |
2260 |
20 |
0 |
0 |
T20 |
1492 |
0 |
0 |
0 |
T21 |
1586 |
7 |
0 |
0 |
T22 |
2274 |
0 |
0 |
0 |
T64 |
0 |
9 |
0 |
0 |
T82 |
0 |
26 |
0 |
0 |
T84 |
0 |
55 |
0 |
0 |
T86 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
471289557 |
0 |
0 |
T1 |
133603 |
133445 |
0 |
0 |
T5 |
20347 |
20221 |
0 |
0 |
T6 |
13779 |
13696 |
0 |
0 |
T7 |
2941 |
2858 |
0 |
0 |
T8 |
3936 |
3895 |
0 |
0 |
T18 |
1580 |
1554 |
0 |
0 |
T19 |
2329 |
2231 |
0 |
0 |
T20 |
2769 |
2714 |
0 |
0 |
T21 |
1669 |
1600 |
0 |
0 |
T22 |
2369 |
2229 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
471289557 |
0 |
0 |
T1 |
133603 |
133445 |
0 |
0 |
T5 |
20347 |
20221 |
0 |
0 |
T6 |
13779 |
13696 |
0 |
0 |
T7 |
2941 |
2858 |
0 |
0 |
T8 |
3936 |
3895 |
0 |
0 |
T18 |
1580 |
1554 |
0 |
0 |
T19 |
2329 |
2231 |
0 |
0 |
T20 |
2769 |
2714 |
0 |
0 |
T21 |
1669 |
1600 |
0 |
0 |
T22 |
2369 |
2229 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444527978 |
442444063 |
0 |
0 |
T1 |
126181 |
126058 |
0 |
0 |
T5 |
19533 |
19412 |
0 |
0 |
T6 |
7467 |
7387 |
0 |
0 |
T7 |
2823 |
2743 |
0 |
0 |
T8 |
3718 |
3680 |
0 |
0 |
T18 |
1517 |
1492 |
0 |
0 |
T19 |
2236 |
2142 |
0 |
0 |
T20 |
2568 |
2516 |
0 |
0 |
T21 |
1603 |
1536 |
0 |
0 |
T22 |
2274 |
2139 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444527978 |
442444063 |
0 |
0 |
T1 |
126181 |
126058 |
0 |
0 |
T5 |
19533 |
19412 |
0 |
0 |
T6 |
7467 |
7387 |
0 |
0 |
T7 |
2823 |
2743 |
0 |
0 |
T8 |
3718 |
3680 |
0 |
0 |
T18 |
1517 |
1492 |
0 |
0 |
T19 |
2236 |
2142 |
0 |
0 |
T20 |
2568 |
2516 |
0 |
0 |
T21 |
1603 |
1536 |
0 |
0 |
T22 |
2274 |
2139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
221546152 |
221546152 |
0 |
0 |
T1 |
630827 |
630827 |
0 |
0 |
T5 |
9706 |
9706 |
0 |
0 |
T6 |
3694 |
3694 |
0 |
0 |
T7 |
1570 |
1570 |
0 |
0 |
T8 |
1840 |
1840 |
0 |
0 |
T18 |
790 |
790 |
0 |
0 |
T19 |
1095 |
1095 |
0 |
0 |
T20 |
1258 |
1258 |
0 |
0 |
T21 |
823 |
823 |
0 |
0 |
T22 |
1070 |
1070 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
221546152 |
221546152 |
0 |
0 |
T1 |
630827 |
630827 |
0 |
0 |
T5 |
9706 |
9706 |
0 |
0 |
T6 |
3694 |
3694 |
0 |
0 |
T7 |
1570 |
1570 |
0 |
0 |
T8 |
1840 |
1840 |
0 |
0 |
T18 |
790 |
790 |
0 |
0 |
T19 |
1095 |
1095 |
0 |
0 |
T20 |
1258 |
1258 |
0 |
0 |
T21 |
823 |
823 |
0 |
0 |
T22 |
1070 |
1070 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110772431 |
110772431 |
0 |
0 |
T1 |
315412 |
315412 |
0 |
0 |
T5 |
4853 |
4853 |
0 |
0 |
T6 |
1847 |
1847 |
0 |
0 |
T7 |
783 |
783 |
0 |
0 |
T8 |
920 |
920 |
0 |
0 |
T18 |
395 |
395 |
0 |
0 |
T19 |
547 |
547 |
0 |
0 |
T20 |
629 |
629 |
0 |
0 |
T21 |
410 |
410 |
0 |
0 |
T22 |
535 |
535 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110772431 |
110772431 |
0 |
0 |
T1 |
315412 |
315412 |
0 |
0 |
T5 |
4853 |
4853 |
0 |
0 |
T6 |
1847 |
1847 |
0 |
0 |
T7 |
783 |
783 |
0 |
0 |
T8 |
920 |
920 |
0 |
0 |
T18 |
395 |
395 |
0 |
0 |
T19 |
547 |
547 |
0 |
0 |
T20 |
629 |
629 |
0 |
0 |
T21 |
410 |
410 |
0 |
0 |
T22 |
535 |
535 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
227272248 |
226225680 |
0 |
0 |
T1 |
639866 |
639108 |
0 |
0 |
T5 |
9766 |
9706 |
0 |
0 |
T6 |
6613 |
6574 |
0 |
0 |
T7 |
1411 |
1371 |
0 |
0 |
T8 |
1950 |
1930 |
0 |
0 |
T18 |
759 |
746 |
0 |
0 |
T19 |
1117 |
1071 |
0 |
0 |
T20 |
1339 |
1313 |
0 |
0 |
T21 |
801 |
768 |
0 |
0 |
T22 |
1137 |
1069 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
227272248 |
226225680 |
0 |
0 |
T1 |
639866 |
639108 |
0 |
0 |
T5 |
9766 |
9706 |
0 |
0 |
T6 |
6613 |
6574 |
0 |
0 |
T7 |
1411 |
1371 |
0 |
0 |
T8 |
1950 |
1930 |
0 |
0 |
T18 |
759 |
746 |
0 |
0 |
T19 |
1117 |
1071 |
0 |
0 |
T20 |
1339 |
1313 |
0 |
0 |
T21 |
801 |
768 |
0 |
0 |
T22 |
1137 |
1069 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152299260 |
0 |
2415 |
T1 |
310325 |
309522 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
8818 |
8670 |
0 |
3 |
T7 |
1971 |
1883 |
0 |
3 |
T8 |
1124 |
1081 |
0 |
3 |
T18 |
1502 |
1352 |
0 |
3 |
T19 |
2260 |
2037 |
0 |
3 |
T20 |
1492 |
1395 |
0 |
3 |
T21 |
1586 |
1477 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152299260 |
0 |
2415 |
T1 |
310325 |
309522 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
8818 |
8670 |
0 |
3 |
T7 |
1971 |
1883 |
0 |
3 |
T8 |
1124 |
1081 |
0 |
3 |
T18 |
1502 |
1352 |
0 |
3 |
T19 |
2260 |
2037 |
0 |
3 |
T20 |
1492 |
1395 |
0 |
3 |
T21 |
1586 |
1477 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152299260 |
0 |
2415 |
T1 |
310325 |
309522 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
8818 |
8670 |
0 |
3 |
T7 |
1971 |
1883 |
0 |
3 |
T8 |
1124 |
1081 |
0 |
3 |
T18 |
1502 |
1352 |
0 |
3 |
T19 |
2260 |
2037 |
0 |
3 |
T20 |
1492 |
1395 |
0 |
3 |
T21 |
1586 |
1477 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152299260 |
0 |
2415 |
T1 |
310325 |
309522 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
8818 |
8670 |
0 |
3 |
T7 |
1971 |
1883 |
0 |
3 |
T8 |
1124 |
1081 |
0 |
3 |
T18 |
1502 |
1352 |
0 |
3 |
T19 |
2260 |
2037 |
0 |
3 |
T20 |
1492 |
1395 |
0 |
3 |
T21 |
1586 |
1477 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152299260 |
0 |
2415 |
T1 |
310325 |
309522 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
8818 |
8670 |
0 |
3 |
T7 |
1971 |
1883 |
0 |
3 |
T8 |
1124 |
1081 |
0 |
3 |
T18 |
1502 |
1352 |
0 |
3 |
T19 |
2260 |
2037 |
0 |
3 |
T20 |
1492 |
1395 |
0 |
3 |
T21 |
1586 |
1477 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152299260 |
0 |
2415 |
T1 |
310325 |
309522 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
8818 |
8670 |
0 |
3 |
T7 |
1971 |
1883 |
0 |
3 |
T8 |
1124 |
1081 |
0 |
3 |
T18 |
1502 |
1352 |
0 |
3 |
T19 |
2260 |
2037 |
0 |
3 |
T20 |
1492 |
1395 |
0 |
3 |
T21 |
1586 |
1477 |
0 |
3 |
T22 |
2274 |
2040 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
154346788 |
152306440 |
0 |
0 |
T1 |
310325 |
309526 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
8818 |
8673 |
0 |
0 |
T7 |
1971 |
1886 |
0 |
0 |
T8 |
1124 |
1084 |
0 |
0 |
T18 |
1502 |
1355 |
0 |
0 |
T19 |
2260 |
2040 |
0 |
0 |
T20 |
1492 |
1398 |
0 |
0 |
T21 |
1586 |
1480 |
0 |
0 |
T22 |
2274 |
2043 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469102177 |
0 |
2415 |
T1 |
133603 |
133255 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
13779 |
13550 |
0 |
3 |
T7 |
2941 |
2812 |
0 |
3 |
T8 |
3936 |
3778 |
0 |
3 |
T18 |
1580 |
1423 |
0 |
3 |
T19 |
2329 |
2100 |
0 |
3 |
T20 |
2769 |
2568 |
0 |
3 |
T21 |
1669 |
1554 |
0 |
3 |
T22 |
2369 |
2126 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
33060 |
0 |
0 |
T1 |
133603 |
619 |
0 |
0 |
T5 |
20347 |
1 |
0 |
0 |
T6 |
13779 |
1 |
0 |
0 |
T7 |
2941 |
14 |
0 |
0 |
T8 |
3936 |
17 |
0 |
0 |
T18 |
1580 |
7 |
0 |
0 |
T19 |
2329 |
12 |
0 |
0 |
T20 |
2769 |
12 |
0 |
0 |
T21 |
1669 |
5 |
0 |
0 |
T22 |
2369 |
41 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469102177 |
0 |
2415 |
T1 |
133603 |
133255 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
13779 |
13550 |
0 |
3 |
T7 |
2941 |
2812 |
0 |
3 |
T8 |
3936 |
3778 |
0 |
3 |
T18 |
1580 |
1423 |
0 |
3 |
T19 |
2329 |
2100 |
0 |
3 |
T20 |
2769 |
2568 |
0 |
3 |
T21 |
1669 |
1554 |
0 |
3 |
T22 |
2369 |
2126 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
33373 |
0 |
0 |
T1 |
133603 |
621 |
0 |
0 |
T5 |
20347 |
1 |
0 |
0 |
T6 |
13779 |
1 |
0 |
0 |
T7 |
2941 |
14 |
0 |
0 |
T8 |
3936 |
17 |
0 |
0 |
T18 |
1580 |
3 |
0 |
0 |
T19 |
2329 |
12 |
0 |
0 |
T20 |
2769 |
16 |
0 |
0 |
T21 |
1669 |
7 |
0 |
0 |
T22 |
2369 |
39 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469102177 |
0 |
2415 |
T1 |
133603 |
133255 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
13779 |
13550 |
0 |
3 |
T7 |
2941 |
2812 |
0 |
3 |
T8 |
3936 |
3778 |
0 |
3 |
T18 |
1580 |
1423 |
0 |
3 |
T19 |
2329 |
2100 |
0 |
3 |
T20 |
2769 |
2568 |
0 |
3 |
T21 |
1669 |
1554 |
0 |
3 |
T22 |
2369 |
2126 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
33220 |
0 |
0 |
T1 |
133603 |
620 |
0 |
0 |
T5 |
20347 |
1 |
0 |
0 |
T6 |
13779 |
1 |
0 |
0 |
T7 |
2941 |
16 |
0 |
0 |
T8 |
3936 |
9 |
0 |
0 |
T18 |
1580 |
5 |
0 |
0 |
T19 |
2329 |
14 |
0 |
0 |
T20 |
2769 |
15 |
0 |
0 |
T21 |
1669 |
3 |
0 |
0 |
T22 |
2369 |
37 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T7,T8 |
1 | Covered | T1,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T7,T8 |
0 |
Covered |
T1,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469102177 |
0 |
2415 |
T1 |
133603 |
133255 |
0 |
3 |
T5 |
20347 |
20176 |
0 |
3 |
T6 |
13779 |
13550 |
0 |
3 |
T7 |
2941 |
2812 |
0 |
3 |
T8 |
3936 |
3778 |
0 |
3 |
T18 |
1580 |
1423 |
0 |
3 |
T19 |
2329 |
2100 |
0 |
3 |
T20 |
2769 |
2568 |
0 |
3 |
T21 |
1669 |
1554 |
0 |
3 |
T22 |
2369 |
2126 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
33463 |
0 |
0 |
T1 |
133603 |
631 |
0 |
0 |
T5 |
20347 |
1 |
0 |
0 |
T6 |
13779 |
1 |
0 |
0 |
T7 |
2941 |
13 |
0 |
0 |
T8 |
3936 |
13 |
0 |
0 |
T18 |
1580 |
7 |
0 |
0 |
T19 |
2329 |
10 |
0 |
0 |
T20 |
2769 |
15 |
0 |
0 |
T21 |
1669 |
8 |
0 |
0 |
T22 |
2369 |
41 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473479621 |
469109220 |
0 |
0 |
T1 |
133603 |
133255 |
0 |
0 |
T5 |
20347 |
20179 |
0 |
0 |
T6 |
13779 |
13553 |
0 |
0 |
T7 |
2941 |
2815 |
0 |
0 |
T8 |
3936 |
3781 |
0 |
0 |
T18 |
1580 |
1426 |
0 |
0 |
T19 |
2329 |
2103 |
0 |
0 |
T20 |
2769 |
2571 |
0 |
0 |
T21 |
1669 |
1557 |
0 |
0 |
T22 |
2369 |
2129 |
0 |
0 |