Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_extclk_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_extclk_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_extclk_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : clkmgr_extclk_sva_if
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS3411100.00
ALWAYS4911100.00
ALWAYS6611100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
34 1 1
49 1 1
66 1 1


Cond Coverage for Module : clkmgr_extclk_sva_if
TotalCoveredPercent
Conditions1919100.00
Logical1919100.00
Non-Logical00
Event00

 LINE       34
 EXPRESSION (lc_clk_byp_req_i == On)
            ------------1-----------
-1-StatusTests
0CoveredT1,T6,T7
1CoveredT1,T6,T7

 LINE       49
 EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (lc_hw_debug_en_i == On))
             ---------------1--------------    ------------2-----------
-1--2-StatusTests
01CoveredT1,T6,T7
10CoveredT1,T7,T4
11CoveredT1,T6,T7

 LINE       49
 SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
                ---------------1--------------
-1-StatusTests
0CoveredT1,T6,T7
1CoveredT1,T6,T7

 LINE       49
 SUB-EXPRESSION (lc_hw_debug_en_i == On)
                ------------1-----------
-1-StatusTests
0CoveredT1,T6,T7
1CoveredT1,T6,T7

 LINE       66
 EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (extclk_ctrl_hi_speed_sel == MuBi4True) && (lc_hw_debug_en_i == On))
             ---------------1--------------    -------------------2-------------------    ------------3-----------
-1--2--3-StatusTests
011CoveredT1,T6,T7
101CoveredT1,T6,T7
110CoveredT1,T7,T4
111CoveredT1,T6,T7

 LINE       66
 SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
                ---------------1--------------
-1-StatusTests
0CoveredT1,T6,T7
1CoveredT1,T6,T7

 LINE       66
 SUB-EXPRESSION (extclk_ctrl_hi_speed_sel == MuBi4True)
                -------------------1-------------------
-1-StatusTests
0CoveredT1,T6,T7
1CoveredT1,T6,T7

 LINE       66
 SUB-EXPRESSION (lc_hw_debug_en_i == On)
                ------------1-----------
-1-StatusTests
0CoveredT1,T6,T7
1CoveredT1,T6,T7

Assert Coverage for Module : clkmgr_extclk_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
AllClkBypReqFall_A 150493108 4182 0 0
AllClkBypReqRise_A 150493108 4182 0 0
HiSpeedSelFall_A 150493108 2487 0 0
HiSpeedSelRise_A 150493108 2487 0 0
IoClkBypReqFall_A 150493108 5127 0 0
IoClkBypReqRise_A 150493108 5126 0 0


AllClkBypReqFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150493108 4182 0 0
T1 534696 117 0 0
T2 239318 40 0 0
T3 0 62 0 0
T4 77521 0 0 0
T5 93580 0 0 0
T6 2124 12 0 0
T7 2345 9 0 0
T10 0 56 0 0
T11 0 42 0 0
T13 0 18 0 0
T17 1715 0 0 0
T18 1313 0 0 0
T19 1549 0 0 0
T20 847 0 0 0
T61 0 9 0 0
T108 0 16 0 0

AllClkBypReqRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150493108 4182 0 0
T1 534696 117 0 0
T2 239318 40 0 0
T3 0 62 0 0
T4 77521 0 0 0
T5 93580 0 0 0
T6 2124 12 0 0
T7 2345 9 0 0
T10 0 56 0 0
T11 0 42 0 0
T13 0 18 0 0
T17 1715 0 0 0
T18 1313 0 0 0
T19 1549 0 0 0
T20 847 0 0 0
T61 0 9 0 0
T108 0 16 0 0

HiSpeedSelFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150493108 2487 0 0
T1 534696 72 0 0
T2 239318 25 0 0
T3 0 42 0 0
T4 77521 0 0 0
T5 93580 0 0 0
T6 2124 10 0 0
T7 2345 7 0 0
T10 0 36 0 0
T11 0 28 0 0
T13 0 7 0 0
T17 1715 0 0 0
T18 1313 0 0 0
T19 1549 0 0 0
T20 847 0 0 0
T61 0 5 0 0
T108 0 9 0 0

HiSpeedSelRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150493108 2487 0 0
T1 534696 72 0 0
T2 239318 25 0 0
T3 0 42 0 0
T4 77521 0 0 0
T5 93580 0 0 0
T6 2124 10 0 0
T7 2345 7 0 0
T10 0 36 0 0
T11 0 28 0 0
T13 0 7 0 0
T17 1715 0 0 0
T18 1313 0 0 0
T19 1549 0 0 0
T20 847 0 0 0
T61 0 5 0 0
T108 0 9 0 0

IoClkBypReqFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150493108 5127 0 0
T1 534696 149 0 0
T2 239318 44 0 0
T3 0 67 0 0
T4 77521 0 0 0
T5 93580 0 0 0
T6 2124 11 0 0
T7 2345 11 0 0
T10 0 67 0 0
T11 0 49 0 0
T17 1715 0 0 0
T18 1313 0 0 0
T19 1549 0 0 0
T20 847 0 0 0
T61 0 10 0 0
T62 0 1 0 0
T109 0 1 0 0

IoClkBypReqRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 150493108 5126 0 0
T1 534696 149 0 0
T2 239318 44 0 0
T3 0 67 0 0
T4 77521 0 0 0
T5 93580 0 0 0
T6 2124 11 0 0
T7 2345 11 0 0
T10 0 67 0 0
T11 0 49 0 0
T17 1715 0 0 0
T18 1313 0 0 0
T19 1549 0 0 0
T20 847 0 0 0
T61 0 10 0 0
T62 0 1 0 0
T109 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%