Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
T30 |
28 |
28 |
0 |
0 |
T31 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T5 |
940928 |
938621 |
0 |
0 |
T6 |
47829 |
45018 |
0 |
0 |
T7 |
215658 |
214186 |
0 |
0 |
T8 |
37276 |
33613 |
0 |
0 |
T26 |
56442 |
53883 |
0 |
0 |
T27 |
48936 |
44411 |
0 |
0 |
T28 |
52814 |
50713 |
0 |
0 |
T29 |
62091 |
58759 |
0 |
0 |
T30 |
73599 |
71791 |
0 |
0 |
T31 |
44902 |
40749 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
914275200 |
900664206 |
0 |
14490 |
T5 |
221328 |
220740 |
0 |
18 |
T6 |
7692 |
7146 |
0 |
18 |
T7 |
8682 |
8604 |
0 |
18 |
T8 |
8664 |
7728 |
0 |
18 |
T26 |
8634 |
8172 |
0 |
18 |
T27 |
11202 |
10098 |
0 |
18 |
T28 |
5676 |
5412 |
0 |
18 |
T29 |
6324 |
5916 |
0 |
18 |
T30 |
12642 |
12282 |
0 |
18 |
T31 |
10320 |
9288 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T5 |
248954 |
248257 |
0 |
21 |
T6 |
14800 |
13764 |
0 |
21 |
T7 |
82660 |
81994 |
0 |
21 |
T8 |
9882 |
8787 |
0 |
21 |
T26 |
17748 |
16810 |
0 |
21 |
T27 |
13088 |
11793 |
0 |
21 |
T28 |
18076 |
17279 |
0 |
21 |
T29 |
21466 |
20125 |
0 |
21 |
T30 |
22228 |
21608 |
0 |
21 |
T31 |
11971 |
10774 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
202595 |
0 |
0 |
T1 |
16167 |
0 |
0 |
0 |
T2 |
247699 |
0 |
0 |
0 |
T5 |
248954 |
4 |
0 |
0 |
T6 |
9868 |
45 |
0 |
0 |
T7 |
81213 |
97 |
0 |
0 |
T8 |
8438 |
28 |
0 |
0 |
T12 |
0 |
325 |
0 |
0 |
T18 |
28405 |
0 |
0 |
0 |
T19 |
894 |
0 |
0 |
0 |
T21 |
0 |
47 |
0 |
0 |
T22 |
0 |
14 |
0 |
0 |
T23 |
0 |
154 |
0 |
0 |
T26 |
16309 |
39 |
0 |
0 |
T27 |
11221 |
49 |
0 |
0 |
T28 |
18076 |
20 |
0 |
0 |
T29 |
21466 |
57 |
0 |
0 |
T30 |
22228 |
155 |
0 |
0 |
T31 |
11971 |
69 |
0 |
0 |
T35 |
5997 |
0 |
0 |
0 |
T48 |
0 |
107 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T82 |
0 |
21 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T5 |
470646 |
469585 |
0 |
0 |
T6 |
25337 |
24069 |
0 |
0 |
T7 |
124316 |
123549 |
0 |
0 |
T8 |
18730 |
17059 |
0 |
0 |
T26 |
30060 |
28862 |
0 |
0 |
T27 |
24646 |
22481 |
0 |
0 |
T28 |
29062 |
27983 |
0 |
0 |
T29 |
34301 |
32679 |
0 |
0 |
T30 |
38729 |
37862 |
0 |
0 |
T31 |
22611 |
20648 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T7,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T7,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T7,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T7,T27,T28 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T27,T28 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T27,T28 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T27,T28 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T27,T28 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430021190 |
425771633 |
0 |
0 |
T5 |
24614 |
24520 |
0 |
0 |
T6 |
2368 |
2205 |
0 |
0 |
T7 |
15438 |
15317 |
0 |
0 |
T8 |
1366 |
1218 |
0 |
0 |
T26 |
2878 |
2729 |
0 |
0 |
T27 |
1810 |
1634 |
0 |
0 |
T28 |
3132 |
2998 |
0 |
0 |
T29 |
3746 |
3516 |
0 |
0 |
T30 |
3486 |
3393 |
0 |
0 |
T31 |
1651 |
1489 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430021190 |
425764700 |
0 |
2415 |
T5 |
24614 |
24517 |
0 |
3 |
T6 |
2368 |
2202 |
0 |
3 |
T7 |
15438 |
15314 |
0 |
3 |
T8 |
1366 |
1215 |
0 |
3 |
T26 |
2878 |
2726 |
0 |
3 |
T27 |
1810 |
1631 |
0 |
3 |
T28 |
3132 |
2995 |
0 |
3 |
T29 |
3746 |
3513 |
0 |
3 |
T30 |
3486 |
3390 |
0 |
3 |
T31 |
1651 |
1486 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430021190 |
28345 |
0 |
0 |
T5 |
24614 |
0 |
0 |
0 |
T7 |
15438 |
23 |
0 |
0 |
T8 |
1366 |
0 |
0 |
0 |
T21 |
0 |
30 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T26 |
2878 |
0 |
0 |
0 |
T27 |
1810 |
14 |
0 |
0 |
T28 |
3132 |
4 |
0 |
0 |
T29 |
3746 |
17 |
0 |
0 |
T30 |
3486 |
41 |
0 |
0 |
T31 |
1651 |
20 |
0 |
0 |
T35 |
2027 |
0 |
0 |
0 |
T48 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T28,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T28,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T28,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T28,T29,T31 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T28,T29,T31 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T28,T29,T31 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T28,T29,T31 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T28,T29,T31 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150110701 |
0 |
2415 |
T5 |
36888 |
36790 |
0 |
3 |
T6 |
1282 |
1191 |
0 |
3 |
T7 |
1447 |
1434 |
0 |
3 |
T8 |
1444 |
1288 |
0 |
3 |
T26 |
1439 |
1362 |
0 |
3 |
T27 |
1867 |
1683 |
0 |
3 |
T28 |
946 |
902 |
0 |
3 |
T29 |
1054 |
986 |
0 |
3 |
T30 |
2107 |
2047 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
17534 |
0 |
0 |
T1 |
16167 |
0 |
0 |
0 |
T2 |
247699 |
0 |
0 |
0 |
T5 |
36888 |
0 |
0 |
0 |
T12 |
0 |
325 |
0 |
0 |
T18 |
28405 |
0 |
0 |
0 |
T19 |
894 |
0 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
41 |
0 |
0 |
T28 |
946 |
4 |
0 |
0 |
T29 |
1054 |
10 |
0 |
0 |
T30 |
2107 |
0 |
0 |
0 |
T31 |
1720 |
12 |
0 |
0 |
T35 |
1985 |
0 |
0 |
0 |
T48 |
0 |
39 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T82 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T7,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T7,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T7,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T7,T27,T28 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T27,T28 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T27,T28 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T27,T28 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T27,T28 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150110701 |
0 |
2415 |
T5 |
36888 |
36790 |
0 |
3 |
T6 |
1282 |
1191 |
0 |
3 |
T7 |
1447 |
1434 |
0 |
3 |
T8 |
1444 |
1288 |
0 |
3 |
T26 |
1439 |
1362 |
0 |
3 |
T27 |
1867 |
1683 |
0 |
3 |
T28 |
946 |
902 |
0 |
3 |
T29 |
1054 |
986 |
0 |
3 |
T30 |
2107 |
2047 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
20207 |
0 |
0 |
T5 |
36888 |
0 |
0 |
0 |
T7 |
1447 |
22 |
0 |
0 |
T8 |
1444 |
0 |
0 |
0 |
T21 |
0 |
6 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
48 |
0 |
0 |
T26 |
1439 |
0 |
0 |
0 |
T27 |
1867 |
13 |
0 |
0 |
T28 |
946 |
4 |
0 |
0 |
T29 |
1054 |
6 |
0 |
0 |
T30 |
2107 |
40 |
0 |
0 |
T31 |
1720 |
11 |
0 |
0 |
T35 |
1985 |
0 |
0 |
0 |
T48 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
456225678 |
0 |
0 |
T5 |
37641 |
37600 |
0 |
0 |
T6 |
2467 |
2441 |
0 |
0 |
T7 |
16082 |
15999 |
0 |
0 |
T8 |
1407 |
1352 |
0 |
0 |
T26 |
2998 |
2943 |
0 |
0 |
T27 |
1886 |
1745 |
0 |
0 |
T28 |
3263 |
3151 |
0 |
0 |
T29 |
3903 |
3791 |
0 |
0 |
T30 |
3632 |
3577 |
0 |
0 |
T31 |
1720 |
1608 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
456225678 |
0 |
0 |
T5 |
37641 |
37600 |
0 |
0 |
T6 |
2467 |
2441 |
0 |
0 |
T7 |
16082 |
15999 |
0 |
0 |
T8 |
1407 |
1352 |
0 |
0 |
T26 |
2998 |
2943 |
0 |
0 |
T27 |
1886 |
1745 |
0 |
0 |
T28 |
3263 |
3151 |
0 |
0 |
T29 |
3903 |
3791 |
0 |
0 |
T30 |
3632 |
3577 |
0 |
0 |
T31 |
1720 |
1608 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430021190 |
427866469 |
0 |
0 |
T5 |
24614 |
24575 |
0 |
0 |
T6 |
2368 |
2343 |
0 |
0 |
T7 |
15438 |
15358 |
0 |
0 |
T8 |
1366 |
1314 |
0 |
0 |
T26 |
2878 |
2825 |
0 |
0 |
T27 |
1810 |
1675 |
0 |
0 |
T28 |
3132 |
3025 |
0 |
0 |
T29 |
3746 |
3639 |
0 |
0 |
T30 |
3486 |
3434 |
0 |
0 |
T31 |
1651 |
1544 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430021190 |
427866469 |
0 |
0 |
T5 |
24614 |
24575 |
0 |
0 |
T6 |
2368 |
2343 |
0 |
0 |
T7 |
15438 |
15358 |
0 |
0 |
T8 |
1366 |
1314 |
0 |
0 |
T26 |
2878 |
2825 |
0 |
0 |
T27 |
1810 |
1675 |
0 |
0 |
T28 |
3132 |
3025 |
0 |
0 |
T29 |
3746 |
3639 |
0 |
0 |
T30 |
3486 |
3434 |
0 |
0 |
T31 |
1651 |
1544 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214249558 |
214249558 |
0 |
0 |
T5 |
12288 |
12288 |
0 |
0 |
T6 |
1172 |
1172 |
0 |
0 |
T7 |
8044 |
8044 |
0 |
0 |
T8 |
657 |
657 |
0 |
0 |
T26 |
1413 |
1413 |
0 |
0 |
T27 |
866 |
866 |
0 |
0 |
T28 |
1582 |
1582 |
0 |
0 |
T29 |
1895 |
1895 |
0 |
0 |
T30 |
1799 |
1799 |
0 |
0 |
T31 |
809 |
809 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214249558 |
214249558 |
0 |
0 |
T5 |
12288 |
12288 |
0 |
0 |
T6 |
1172 |
1172 |
0 |
0 |
T7 |
8044 |
8044 |
0 |
0 |
T8 |
657 |
657 |
0 |
0 |
T26 |
1413 |
1413 |
0 |
0 |
T27 |
866 |
866 |
0 |
0 |
T28 |
1582 |
1582 |
0 |
0 |
T29 |
1895 |
1895 |
0 |
0 |
T30 |
1799 |
1799 |
0 |
0 |
T31 |
809 |
809 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
107124136 |
107124136 |
0 |
0 |
T5 |
6144 |
6144 |
0 |
0 |
T6 |
586 |
586 |
0 |
0 |
T7 |
4022 |
4022 |
0 |
0 |
T8 |
329 |
329 |
0 |
0 |
T26 |
706 |
706 |
0 |
0 |
T27 |
433 |
433 |
0 |
0 |
T28 |
790 |
790 |
0 |
0 |
T29 |
948 |
948 |
0 |
0 |
T30 |
899 |
899 |
0 |
0 |
T31 |
405 |
405 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
107124136 |
107124136 |
0 |
0 |
T5 |
6144 |
6144 |
0 |
0 |
T6 |
586 |
586 |
0 |
0 |
T7 |
4022 |
4022 |
0 |
0 |
T8 |
329 |
329 |
0 |
0 |
T26 |
706 |
706 |
0 |
0 |
T27 |
433 |
433 |
0 |
0 |
T28 |
790 |
790 |
0 |
0 |
T29 |
948 |
948 |
0 |
0 |
T30 |
899 |
899 |
0 |
0 |
T31 |
405 |
405 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
220222263 |
219124032 |
0 |
0 |
T5 |
18067 |
18048 |
0 |
0 |
T6 |
1184 |
1171 |
0 |
0 |
T7 |
7720 |
7680 |
0 |
0 |
T8 |
679 |
653 |
0 |
0 |
T26 |
1439 |
1413 |
0 |
0 |
T27 |
905 |
838 |
0 |
0 |
T28 |
1567 |
1513 |
0 |
0 |
T29 |
1873 |
1820 |
0 |
0 |
T30 |
1743 |
1717 |
0 |
0 |
T31 |
826 |
772 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
220222263 |
219124032 |
0 |
0 |
T5 |
18067 |
18048 |
0 |
0 |
T6 |
1184 |
1171 |
0 |
0 |
T7 |
7720 |
7680 |
0 |
0 |
T8 |
679 |
653 |
0 |
0 |
T26 |
1439 |
1413 |
0 |
0 |
T27 |
905 |
838 |
0 |
0 |
T28 |
1567 |
1513 |
0 |
0 |
T29 |
1873 |
1820 |
0 |
0 |
T30 |
1743 |
1717 |
0 |
0 |
T31 |
826 |
772 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150110701 |
0 |
2415 |
T5 |
36888 |
36790 |
0 |
3 |
T6 |
1282 |
1191 |
0 |
3 |
T7 |
1447 |
1434 |
0 |
3 |
T8 |
1444 |
1288 |
0 |
3 |
T26 |
1439 |
1362 |
0 |
3 |
T27 |
1867 |
1683 |
0 |
3 |
T28 |
946 |
902 |
0 |
3 |
T29 |
1054 |
986 |
0 |
3 |
T30 |
2107 |
2047 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150110701 |
0 |
2415 |
T5 |
36888 |
36790 |
0 |
3 |
T6 |
1282 |
1191 |
0 |
3 |
T7 |
1447 |
1434 |
0 |
3 |
T8 |
1444 |
1288 |
0 |
3 |
T26 |
1439 |
1362 |
0 |
3 |
T27 |
1867 |
1683 |
0 |
3 |
T28 |
946 |
902 |
0 |
3 |
T29 |
1054 |
986 |
0 |
3 |
T30 |
2107 |
2047 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150110701 |
0 |
2415 |
T5 |
36888 |
36790 |
0 |
3 |
T6 |
1282 |
1191 |
0 |
3 |
T7 |
1447 |
1434 |
0 |
3 |
T8 |
1444 |
1288 |
0 |
3 |
T26 |
1439 |
1362 |
0 |
3 |
T27 |
1867 |
1683 |
0 |
3 |
T28 |
946 |
902 |
0 |
3 |
T29 |
1054 |
986 |
0 |
3 |
T30 |
2107 |
2047 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150110701 |
0 |
2415 |
T5 |
36888 |
36790 |
0 |
3 |
T6 |
1282 |
1191 |
0 |
3 |
T7 |
1447 |
1434 |
0 |
3 |
T8 |
1444 |
1288 |
0 |
3 |
T26 |
1439 |
1362 |
0 |
3 |
T27 |
1867 |
1683 |
0 |
3 |
T28 |
946 |
902 |
0 |
3 |
T29 |
1054 |
986 |
0 |
3 |
T30 |
2107 |
2047 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150110701 |
0 |
2415 |
T5 |
36888 |
36790 |
0 |
3 |
T6 |
1282 |
1191 |
0 |
3 |
T7 |
1447 |
1434 |
0 |
3 |
T8 |
1444 |
1288 |
0 |
3 |
T26 |
1439 |
1362 |
0 |
3 |
T27 |
1867 |
1683 |
0 |
3 |
T28 |
946 |
902 |
0 |
3 |
T29 |
1054 |
986 |
0 |
3 |
T30 |
2107 |
2047 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150110701 |
0 |
2415 |
T5 |
36888 |
36790 |
0 |
3 |
T6 |
1282 |
1191 |
0 |
3 |
T7 |
1447 |
1434 |
0 |
3 |
T8 |
1444 |
1288 |
0 |
3 |
T26 |
1439 |
1362 |
0 |
3 |
T27 |
1867 |
1683 |
0 |
3 |
T28 |
946 |
902 |
0 |
3 |
T29 |
1054 |
986 |
0 |
3 |
T30 |
2107 |
2047 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152379200 |
150117794 |
0 |
0 |
T5 |
36888 |
36793 |
0 |
0 |
T6 |
1282 |
1194 |
0 |
0 |
T7 |
1447 |
1437 |
0 |
0 |
T8 |
1444 |
1291 |
0 |
0 |
T26 |
1439 |
1365 |
0 |
0 |
T27 |
1867 |
1686 |
0 |
0 |
T28 |
946 |
905 |
0 |
0 |
T29 |
1054 |
989 |
0 |
0 |
T30 |
2107 |
2050 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453979327 |
0 |
2415 |
T5 |
37641 |
37540 |
0 |
3 |
T6 |
2467 |
2295 |
0 |
3 |
T7 |
16082 |
15953 |
0 |
3 |
T8 |
1407 |
1249 |
0 |
3 |
T26 |
2998 |
2840 |
0 |
3 |
T27 |
1886 |
1699 |
0 |
3 |
T28 |
3263 |
3120 |
0 |
3 |
T29 |
3903 |
3660 |
0 |
3 |
T30 |
3632 |
3531 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
33970 |
0 |
0 |
T5 |
37641 |
1 |
0 |
0 |
T6 |
2467 |
8 |
0 |
0 |
T7 |
16082 |
14 |
0 |
0 |
T8 |
1407 |
5 |
0 |
0 |
T26 |
2998 |
7 |
0 |
0 |
T27 |
1886 |
4 |
0 |
0 |
T28 |
3263 |
1 |
0 |
0 |
T29 |
3903 |
8 |
0 |
0 |
T30 |
3632 |
15 |
0 |
0 |
T31 |
1720 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453979327 |
0 |
2415 |
T5 |
37641 |
37540 |
0 |
3 |
T6 |
2467 |
2295 |
0 |
3 |
T7 |
16082 |
15953 |
0 |
3 |
T8 |
1407 |
1249 |
0 |
3 |
T26 |
2998 |
2840 |
0 |
3 |
T27 |
1886 |
1699 |
0 |
3 |
T28 |
3263 |
3120 |
0 |
3 |
T29 |
3903 |
3660 |
0 |
3 |
T30 |
3632 |
3531 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
34239 |
0 |
0 |
T5 |
37641 |
1 |
0 |
0 |
T6 |
2467 |
11 |
0 |
0 |
T7 |
16082 |
16 |
0 |
0 |
T8 |
1407 |
5 |
0 |
0 |
T26 |
2998 |
11 |
0 |
0 |
T27 |
1886 |
6 |
0 |
0 |
T28 |
3263 |
3 |
0 |
0 |
T29 |
3903 |
3 |
0 |
0 |
T30 |
3632 |
17 |
0 |
0 |
T31 |
1720 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453979327 |
0 |
2415 |
T5 |
37641 |
37540 |
0 |
3 |
T6 |
2467 |
2295 |
0 |
3 |
T7 |
16082 |
15953 |
0 |
3 |
T8 |
1407 |
1249 |
0 |
3 |
T26 |
2998 |
2840 |
0 |
3 |
T27 |
1886 |
1699 |
0 |
3 |
T28 |
3263 |
3120 |
0 |
3 |
T29 |
3903 |
3660 |
0 |
3 |
T30 |
3632 |
3531 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
34375 |
0 |
0 |
T5 |
37641 |
1 |
0 |
0 |
T6 |
2467 |
15 |
0 |
0 |
T7 |
16082 |
10 |
0 |
0 |
T8 |
1407 |
9 |
0 |
0 |
T26 |
2998 |
7 |
0 |
0 |
T27 |
1886 |
6 |
0 |
0 |
T28 |
3263 |
1 |
0 |
0 |
T29 |
3903 |
5 |
0 |
0 |
T30 |
3632 |
23 |
0 |
0 |
T31 |
1720 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453979327 |
0 |
2415 |
T5 |
37641 |
37540 |
0 |
3 |
T6 |
2467 |
2295 |
0 |
3 |
T7 |
16082 |
15953 |
0 |
3 |
T8 |
1407 |
1249 |
0 |
3 |
T26 |
2998 |
2840 |
0 |
3 |
T27 |
1886 |
1699 |
0 |
3 |
T28 |
3263 |
3120 |
0 |
3 |
T29 |
3903 |
3660 |
0 |
3 |
T30 |
3632 |
3531 |
0 |
3 |
T31 |
1720 |
1548 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
33925 |
0 |
0 |
T5 |
37641 |
1 |
0 |
0 |
T6 |
2467 |
11 |
0 |
0 |
T7 |
16082 |
12 |
0 |
0 |
T8 |
1407 |
9 |
0 |
0 |
T26 |
2998 |
14 |
0 |
0 |
T27 |
1886 |
6 |
0 |
0 |
T28 |
3263 |
3 |
0 |
0 |
T29 |
3903 |
8 |
0 |
0 |
T30 |
3632 |
19 |
0 |
0 |
T31 |
1720 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458512082 |
453986288 |
0 |
0 |
T5 |
37641 |
37543 |
0 |
0 |
T6 |
2467 |
2298 |
0 |
0 |
T7 |
16082 |
15956 |
0 |
0 |
T8 |
1407 |
1252 |
0 |
0 |
T26 |
2998 |
2843 |
0 |
0 |
T27 |
1886 |
1702 |
0 |
0 |
T28 |
3263 |
3123 |
0 |
0 |
T29 |
3903 |
3663 |
0 |
0 |
T30 |
3632 |
3534 |
0 |
0 |
T31 |
1720 |
1551 |
0 |
0 |