Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 152379200 16017551 0 58


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152379200 16017551 0 58
T1 16167 3558 0 1
T2 247699 25269 0 1
T3 0 4235 0 1
T11 0 3656 0 1
T12 0 53927 0 0
T13 0 59876 0 1
T14 0 24358 0 1
T15 0 110850 0 0
T16 0 12037 0 0
T17 0 114073 0 0
T18 28405 0 0 0
T19 894 0 0 0
T20 1837 0 0 0
T21 1280 0 0 0
T22 1395 0 0 0
T23 2561 0 0 0
T24 2104 0 0 0
T25 1046 0 0 0
T108 0 0 0 1
T109 0 0 0 1
T110 0 0 0 1
T111 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%