Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
994603 |
0 |
0 |
T1 |
1030464 |
450 |
0 |
0 |
T2 |
983832 |
416 |
0 |
0 |
T3 |
0 |
4930 |
0 |
0 |
T4 |
172545 |
60 |
0 |
0 |
T9 |
0 |
258 |
0 |
0 |
T10 |
0 |
3530 |
0 |
0 |
T11 |
0 |
186 |
0 |
0 |
T12 |
0 |
9450 |
0 |
0 |
T13 |
0 |
1740 |
0 |
0 |
T14 |
0 |
243 |
0 |
0 |
T16 |
12450 |
0 |
0 |
0 |
T17 |
54306 |
0 |
0 |
0 |
T18 |
12579 |
0 |
0 |
0 |
T19 |
263992 |
120 |
0 |
0 |
T20 |
23100 |
0 |
0 |
0 |
T21 |
7231 |
0 |
0 |
0 |
T22 |
19908 |
0 |
0 |
0 |
T23 |
0 |
181 |
0 |
0 |
T47 |
22180 |
1 |
0 |
0 |
T48 |
12500 |
2 |
0 |
0 |
T50 |
15248 |
1 |
0 |
0 |
T53 |
18726 |
3 |
0 |
0 |
T54 |
5220 |
2 |
0 |
0 |
T76 |
8023 |
1 |
0 |
0 |
T114 |
0 |
444 |
0 |
0 |
T115 |
6982 |
3 |
0 |
0 |
T116 |
11280 |
1 |
0 |
0 |
T117 |
5743 |
0 |
0 |
0 |
T118 |
17776 |
0 |
0 |
0 |
T119 |
10019 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
992238 |
0 |
0 |
T1 |
539553 |
450 |
0 |
0 |
T2 |
527637 |
416 |
0 |
0 |
T3 |
0 |
4930 |
0 |
0 |
T4 |
96805 |
60 |
0 |
0 |
T9 |
0 |
258 |
0 |
0 |
T10 |
0 |
3530 |
0 |
0 |
T11 |
0 |
186 |
0 |
0 |
T12 |
0 |
9378 |
0 |
0 |
T13 |
0 |
1740 |
0 |
0 |
T14 |
0 |
243 |
0 |
0 |
T16 |
5021 |
0 |
0 |
0 |
T17 |
17593 |
0 |
0 |
0 |
T18 |
4024 |
0 |
0 |
0 |
T19 |
99048 |
120 |
0 |
0 |
T20 |
7381 |
0 |
0 |
0 |
T21 |
4311 |
0 |
0 |
0 |
T22 |
8328 |
0 |
0 |
0 |
T23 |
0 |
181 |
0 |
0 |
T47 |
8702 |
1 |
0 |
0 |
T48 |
35546 |
2 |
0 |
0 |
T50 |
6360 |
1 |
0 |
0 |
T53 |
7666 |
3 |
0 |
0 |
T54 |
9070 |
2 |
0 |
0 |
T76 |
7145 |
1 |
0 |
0 |
T114 |
0 |
444 |
0 |
0 |
T115 |
14376 |
3 |
0 |
0 |
T116 |
19072 |
1 |
0 |
0 |
T117 |
2253 |
0 |
0 |
0 |
T118 |
25420 |
0 |
0 |
0 |
T119 |
3989 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484923783 |
26509 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
203578 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
41649 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
2962 |
0 |
0 |
0 |
T17 |
13448 |
0 |
0 |
0 |
T18 |
3153 |
0 |
0 |
0 |
T19 |
74094 |
24 |
0 |
0 |
T20 |
5744 |
0 |
0 |
0 |
T21 |
1504 |
0 |
0 |
0 |
T22 |
4671 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
26509 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
41649 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
24 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484923783 |
32274 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
203578 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
2962 |
0 |
0 |
0 |
T17 |
13448 |
0 |
0 |
0 |
T18 |
3153 |
0 |
0 |
0 |
T19 |
74094 |
48 |
0 |
0 |
T20 |
5744 |
0 |
0 |
0 |
T21 |
1504 |
0 |
0 |
0 |
T22 |
4671 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32288 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32266 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484923783 |
32276 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
203578 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
2962 |
0 |
0 |
0 |
T17 |
13448 |
0 |
0 |
0 |
T18 |
3153 |
0 |
0 |
0 |
T19 |
74094 |
48 |
0 |
0 |
T20 |
5744 |
0 |
0 |
0 |
T21 |
1504 |
0 |
0 |
0 |
T22 |
4671 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
241607447 |
26509 |
0 |
0 |
T1 |
107483 |
38 |
0 |
0 |
T2 |
101749 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
13103 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
1441 |
0 |
0 |
0 |
T17 |
6671 |
0 |
0 |
0 |
T18 |
1530 |
0 |
0 |
0 |
T19 |
21178 |
24 |
0 |
0 |
T20 |
2839 |
0 |
0 |
0 |
T21 |
741 |
0 |
0 |
0 |
T22 |
2296 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
26509 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
41649 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
24 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
241607447 |
32463 |
0 |
0 |
T1 |
107483 |
38 |
0 |
0 |
T2 |
101749 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
13103 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1441 |
0 |
0 |
0 |
T17 |
6671 |
0 |
0 |
0 |
T18 |
1530 |
0 |
0 |
0 |
T19 |
21178 |
48 |
0 |
0 |
T20 |
2839 |
0 |
0 |
0 |
T21 |
741 |
0 |
0 |
0 |
T22 |
2296 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32486 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32458 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
241607447 |
32470 |
0 |
0 |
T1 |
107483 |
38 |
0 |
0 |
T2 |
101749 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
13103 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1441 |
0 |
0 |
0 |
T17 |
6671 |
0 |
0 |
0 |
T18 |
1530 |
0 |
0 |
0 |
T19 |
21178 |
48 |
0 |
0 |
T20 |
2839 |
0 |
0 |
0 |
T21 |
741 |
0 |
0 |
0 |
T22 |
2296 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120803144 |
26509 |
0 |
0 |
T1 |
53742 |
38 |
0 |
0 |
T2 |
50875 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
6551 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
721 |
0 |
0 |
0 |
T17 |
3335 |
0 |
0 |
0 |
T18 |
765 |
0 |
0 |
0 |
T19 |
10589 |
24 |
0 |
0 |
T20 |
1420 |
0 |
0 |
0 |
T21 |
370 |
0 |
0 |
0 |
T22 |
1148 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
26509 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
41649 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
24 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120803144 |
32405 |
0 |
0 |
T1 |
53742 |
38 |
0 |
0 |
T2 |
50875 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
6551 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
721 |
0 |
0 |
0 |
T17 |
3335 |
0 |
0 |
0 |
T18 |
765 |
0 |
0 |
0 |
T19 |
10589 |
48 |
0 |
0 |
T20 |
1420 |
0 |
0 |
0 |
T21 |
370 |
0 |
0 |
0 |
T22 |
1148 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32433 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32398 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120803144 |
32407 |
0 |
0 |
T1 |
53742 |
38 |
0 |
0 |
T2 |
50875 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
6551 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
721 |
0 |
0 |
0 |
T17 |
3335 |
0 |
0 |
0 |
T18 |
765 |
0 |
0 |
0 |
T19 |
10589 |
48 |
0 |
0 |
T20 |
1420 |
0 |
0 |
0 |
T21 |
370 |
0 |
0 |
0 |
T22 |
1148 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517331750 |
26509 |
0 |
0 |
T1 |
224071 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
43387 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
3086 |
0 |
0 |
0 |
T17 |
14009 |
0 |
0 |
0 |
T18 |
3284 |
0 |
0 |
0 |
T19 |
77184 |
24 |
0 |
0 |
T20 |
5984 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
4865 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
26509 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
41649 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
24 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517331750 |
32520 |
0 |
0 |
T1 |
224071 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
43387 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
3086 |
0 |
0 |
0 |
T17 |
14009 |
0 |
0 |
0 |
T18 |
3284 |
0 |
0 |
0 |
T19 |
77184 |
48 |
0 |
0 |
T20 |
5984 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
4865 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32540 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32510 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517331750 |
32525 |
0 |
0 |
T1 |
224071 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
43387 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
3086 |
0 |
0 |
0 |
T17 |
14009 |
0 |
0 |
0 |
T18 |
3284 |
0 |
0 |
0 |
T19 |
77184 |
48 |
0 |
0 |
T20 |
5984 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
4865 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
248159240 |
26064 |
0 |
0 |
T1 |
107555 |
38 |
0 |
0 |
T2 |
101793 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
20825 |
6 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
1481 |
0 |
0 |
0 |
T17 |
6725 |
0 |
0 |
0 |
T18 |
1576 |
0 |
0 |
0 |
T19 |
37049 |
12 |
0 |
0 |
T20 |
2872 |
0 |
0 |
0 |
T21 |
752 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
26509 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
237 |
0 |
0 |
T4 |
41649 |
12 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
482 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
24 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
248159240 |
32331 |
0 |
0 |
T1 |
107555 |
38 |
0 |
0 |
T2 |
101793 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
20825 |
18 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1481 |
0 |
0 |
0 |
T17 |
6725 |
0 |
0 |
0 |
T18 |
1576 |
0 |
0 |
0 |
T19 |
37049 |
47 |
0 |
0 |
T20 |
2872 |
0 |
0 |
0 |
T21 |
752 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32585 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
24 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
48 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
32192 |
0 |
0 |
T1 |
215101 |
38 |
0 |
0 |
T2 |
212066 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
41649 |
18 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1358 |
0 |
0 |
0 |
T17 |
3501 |
0 |
0 |
0 |
T18 |
787 |
0 |
0 |
0 |
T19 |
38591 |
47 |
0 |
0 |
T20 |
1435 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
248159240 |
32394 |
0 |
0 |
T1 |
107555 |
38 |
0 |
0 |
T2 |
101793 |
36 |
0 |
0 |
T3 |
0 |
243 |
0 |
0 |
T4 |
20825 |
18 |
0 |
0 |
T9 |
0 |
22 |
0 |
0 |
T10 |
0 |
198 |
0 |
0 |
T11 |
0 |
14 |
0 |
0 |
T12 |
0 |
494 |
0 |
0 |
T16 |
1481 |
0 |
0 |
0 |
T17 |
6725 |
0 |
0 |
0 |
T18 |
1576 |
0 |
0 |
0 |
T19 |
37049 |
48 |
0 |
0 |
T20 |
2872 |
0 |
0 |
0 |
T21 |
752 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T49,T50,T52 |
1 | 0 | Covered | T49,T50,T52 |
1 | 1 | Covered | T50,T54,T120 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T49,T50,T52 |
1 | 0 | Covered | T50,T54,T120 |
1 | 1 | Covered | T49,T50,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
29 |
0 |
0 |
T49 |
9436 |
1 |
0 |
0 |
T50 |
7624 |
2 |
0 |
0 |
T52 |
3726 |
2 |
0 |
0 |
T54 |
2610 |
2 |
0 |
0 |
T115 |
3491 |
1 |
0 |
0 |
T118 |
8888 |
1 |
0 |
0 |
T119 |
10019 |
2 |
0 |
0 |
T121 |
9292 |
1 |
0 |
0 |
T122 |
4779 |
1 |
0 |
0 |
T123 |
6837 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484923783 |
29 |
0 |
0 |
T49 |
69683 |
1 |
0 |
0 |
T50 |
7393 |
2 |
0 |
0 |
T52 |
19877 |
2 |
0 |
0 |
T54 |
10023 |
2 |
0 |
0 |
T115 |
15233 |
1 |
0 |
0 |
T118 |
27523 |
1 |
0 |
0 |
T119 |
10019 |
2 |
0 |
0 |
T121 |
8919 |
1 |
0 |
0 |
T122 |
18352 |
1 |
0 |
0 |
T123 |
27347 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T49,T50 |
1 | 0 | Covered | T47,T49,T50 |
1 | 1 | Covered | T54,T123,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T49,T50 |
1 | 0 | Covered | T54,T123,T124 |
1 | 1 | Covered | T47,T49,T50 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
37 |
0 |
0 |
T47 |
11090 |
1 |
0 |
0 |
T49 |
9436 |
1 |
0 |
0 |
T50 |
7624 |
1 |
0 |
0 |
T52 |
3726 |
1 |
0 |
0 |
T54 |
2610 |
2 |
0 |
0 |
T76 |
8023 |
1 |
0 |
0 |
T115 |
3491 |
1 |
0 |
0 |
T118 |
8888 |
1 |
0 |
0 |
T125 |
2624 |
1 |
0 |
0 |
T126 |
8012 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484923783 |
37 |
0 |
0 |
T47 |
10863 |
1 |
0 |
0 |
T49 |
69683 |
1 |
0 |
0 |
T50 |
7393 |
1 |
0 |
0 |
T52 |
19877 |
1 |
0 |
0 |
T54 |
10023 |
2 |
0 |
0 |
T76 |
15719 |
1 |
0 |
0 |
T115 |
15233 |
1 |
0 |
0 |
T118 |
27523 |
1 |
0 |
0 |
T125 |
10496 |
1 |
0 |
0 |
T126 |
15384 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T50 |
1 | 0 | Covered | T47,T48,T50 |
1 | 1 | Covered | T115,T117,T118 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T50 |
1 | 0 | Covered | T115,T117,T118 |
1 | 1 | Covered | T47,T48,T50 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
46 |
0 |
0 |
T47 |
11090 |
1 |
0 |
0 |
T48 |
6250 |
2 |
0 |
0 |
T50 |
7624 |
1 |
0 |
0 |
T53 |
9363 |
3 |
0 |
0 |
T54 |
2610 |
2 |
0 |
0 |
T76 |
8023 |
1 |
0 |
0 |
T115 |
3491 |
3 |
0 |
0 |
T116 |
5640 |
1 |
0 |
0 |
T117 |
5743 |
2 |
0 |
0 |
T118 |
8888 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
241607447 |
46 |
0 |
0 |
T47 |
4351 |
1 |
0 |
0 |
T48 |
17773 |
2 |
0 |
0 |
T50 |
3180 |
1 |
0 |
0 |
T53 |
3833 |
3 |
0 |
0 |
T54 |
4535 |
2 |
0 |
0 |
T76 |
7145 |
1 |
0 |
0 |
T115 |
7188 |
3 |
0 |
0 |
T116 |
9536 |
1 |
0 |
0 |
T117 |
2253 |
2 |
0 |
0 |
T118 |
12710 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T50 |
1 | 0 | Covered | T47,T48,T50 |
1 | 1 | Covered | T115,T121,T127 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T50 |
1 | 0 | Covered | T115,T121,T127 |
1 | 1 | Covered | T47,T48,T50 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
37 |
0 |
0 |
T47 |
11090 |
1 |
0 |
0 |
T48 |
6250 |
2 |
0 |
0 |
T50 |
7624 |
1 |
0 |
0 |
T53 |
9363 |
2 |
0 |
0 |
T54 |
2610 |
1 |
0 |
0 |
T115 |
3491 |
3 |
0 |
0 |
T116 |
5640 |
1 |
0 |
0 |
T118 |
8888 |
1 |
0 |
0 |
T119 |
10019 |
1 |
0 |
0 |
T121 |
9292 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
241607447 |
37 |
0 |
0 |
T47 |
4351 |
1 |
0 |
0 |
T48 |
17773 |
2 |
0 |
0 |
T50 |
3180 |
1 |
0 |
0 |
T53 |
3833 |
2 |
0 |
0 |
T54 |
4535 |
1 |
0 |
0 |
T115 |
7188 |
3 |
0 |
0 |
T116 |
9536 |
1 |
0 |
0 |
T118 |
12710 |
1 |
0 |
0 |
T119 |
3989 |
1 |
0 |
0 |
T121 |
4080 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T47,T48,T52 |
1 | 1 | Covered | T52,T54,T125 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T52 |
1 | 0 | Covered | T52,T54,T125 |
1 | 1 | Covered | T47,T48,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
41 |
0 |
0 |
T47 |
11090 |
1 |
0 |
0 |
T48 |
6250 |
1 |
0 |
0 |
T52 |
3726 |
3 |
0 |
0 |
T54 |
2610 |
2 |
0 |
0 |
T116 |
5640 |
1 |
0 |
0 |
T117 |
5743 |
1 |
0 |
0 |
T118 |
8888 |
2 |
0 |
0 |
T125 |
2624 |
2 |
0 |
0 |
T126 |
8012 |
1 |
0 |
0 |
T128 |
4819 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120803144 |
41 |
0 |
0 |
T47 |
2176 |
1 |
0 |
0 |
T48 |
8883 |
1 |
0 |
0 |
T52 |
4810 |
3 |
0 |
0 |
T54 |
2269 |
2 |
0 |
0 |
T116 |
4767 |
1 |
0 |
0 |
T117 |
1125 |
1 |
0 |
0 |
T118 |
6358 |
2 |
0 |
0 |
T125 |
2362 |
2 |
0 |
0 |
T126 |
3447 |
1 |
0 |
0 |
T128 |
2083 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T53,T52 |
1 | 0 | Covered | T47,T53,T52 |
1 | 1 | Covered | T52,T54,T119 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T53,T52 |
1 | 0 | Covered | T52,T54,T119 |
1 | 1 | Covered | T47,T53,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
42 |
0 |
0 |
T47 |
11090 |
1 |
0 |
0 |
T52 |
3726 |
3 |
0 |
0 |
T53 |
9363 |
1 |
0 |
0 |
T54 |
2610 |
2 |
0 |
0 |
T116 |
5640 |
1 |
0 |
0 |
T117 |
5743 |
1 |
0 |
0 |
T118 |
8888 |
1 |
0 |
0 |
T125 |
2624 |
1 |
0 |
0 |
T126 |
8012 |
1 |
0 |
0 |
T128 |
4819 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120803144 |
42 |
0 |
0 |
T47 |
2176 |
1 |
0 |
0 |
T52 |
4810 |
3 |
0 |
0 |
T53 |
1913 |
1 |
0 |
0 |
T54 |
2269 |
2 |
0 |
0 |
T116 |
4767 |
1 |
0 |
0 |
T117 |
1125 |
1 |
0 |
0 |
T118 |
6358 |
1 |
0 |
0 |
T125 |
2362 |
1 |
0 |
0 |
T126 |
3447 |
1 |
0 |
0 |
T128 |
2083 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T49 |
1 | 0 | Covered | T47,T48,T49 |
1 | 1 | Covered | T115,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T49 |
1 | 0 | Covered | T115,T129 |
1 | 1 | Covered | T47,T48,T49 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
28 |
0 |
0 |
T47 |
11090 |
1 |
0 |
0 |
T48 |
6250 |
2 |
0 |
0 |
T49 |
9436 |
1 |
0 |
0 |
T50 |
7624 |
1 |
0 |
0 |
T53 |
9363 |
1 |
0 |
0 |
T115 |
3491 |
2 |
0 |
0 |
T118 |
8888 |
2 |
0 |
0 |
T127 |
18667 |
1 |
0 |
0 |
T128 |
4819 |
1 |
0 |
0 |
T130 |
5433 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517331750 |
28 |
0 |
0 |
T47 |
11317 |
1 |
0 |
0 |
T48 |
39066 |
2 |
0 |
0 |
T49 |
72589 |
1 |
0 |
0 |
T50 |
7702 |
1 |
0 |
0 |
T53 |
9855 |
1 |
0 |
0 |
T115 |
15868 |
2 |
0 |
0 |
T118 |
28671 |
2 |
0 |
0 |
T127 |
18667 |
1 |
0 |
0 |
T128 |
10040 |
1 |
0 |
0 |
T130 |
41793 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T49 |
1 | 0 | Covered | T47,T48,T49 |
1 | 1 | Covered | T115,T129,T131 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T48,T49 |
1 | 0 | Covered | T115,T129,T131 |
1 | 1 | Covered | T47,T48,T49 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
28 |
0 |
0 |
T47 |
11090 |
1 |
0 |
0 |
T48 |
6250 |
1 |
0 |
0 |
T49 |
9436 |
1 |
0 |
0 |
T50 |
7624 |
1 |
0 |
0 |
T115 |
3491 |
2 |
0 |
0 |
T118 |
8888 |
2 |
0 |
0 |
T127 |
18667 |
1 |
0 |
0 |
T128 |
4819 |
1 |
0 |
0 |
T130 |
5433 |
2 |
0 |
0 |
T132 |
9849 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517331750 |
28 |
0 |
0 |
T47 |
11317 |
1 |
0 |
0 |
T48 |
39066 |
1 |
0 |
0 |
T49 |
72589 |
1 |
0 |
0 |
T50 |
7702 |
1 |
0 |
0 |
T115 |
15868 |
2 |
0 |
0 |
T118 |
28671 |
2 |
0 |
0 |
T127 |
18667 |
1 |
0 |
0 |
T128 |
10040 |
1 |
0 |
0 |
T130 |
41793 |
2 |
0 |
0 |
T132 |
9849 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T49,T53 |
1 | 0 | Covered | T47,T49,T53 |
1 | 1 | Covered | T47,T52,T133 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T49,T53 |
1 | 0 | Covered | T47,T52,T133 |
1 | 1 | Covered | T47,T49,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
43 |
0 |
0 |
T47 |
11090 |
2 |
0 |
0 |
T49 |
9436 |
2 |
0 |
0 |
T52 |
3726 |
3 |
0 |
0 |
T53 |
9363 |
2 |
0 |
0 |
T54 |
2610 |
1 |
0 |
0 |
T118 |
8888 |
1 |
0 |
0 |
T119 |
10019 |
1 |
0 |
0 |
T125 |
2624 |
1 |
0 |
0 |
T128 |
4819 |
1 |
0 |
0 |
T134 |
5312 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
248159240 |
43 |
0 |
0 |
T47 |
5431 |
2 |
0 |
0 |
T49 |
34843 |
2 |
0 |
0 |
T52 |
9939 |
3 |
0 |
0 |
T53 |
4730 |
2 |
0 |
0 |
T54 |
5012 |
1 |
0 |
0 |
T118 |
13762 |
1 |
0 |
0 |
T119 |
5009 |
1 |
0 |
0 |
T125 |
5248 |
1 |
0 |
0 |
T128 |
4819 |
1 |
0 |
0 |
T134 |
2602 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T49,T53 |
1 | 0 | Covered | T47,T49,T53 |
1 | 1 | Covered | T52,T124,T133 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T47,T49,T53 |
1 | 0 | Covered | T52,T124,T133 |
1 | 1 | Covered | T47,T49,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172081157 |
42 |
0 |
0 |
T47 |
11090 |
1 |
0 |
0 |
T49 |
9436 |
1 |
0 |
0 |
T52 |
3726 |
2 |
0 |
0 |
T53 |
9363 |
2 |
0 |
0 |
T54 |
2610 |
1 |
0 |
0 |
T116 |
5640 |
1 |
0 |
0 |
T118 |
8888 |
1 |
0 |
0 |
T119 |
10019 |
1 |
0 |
0 |
T125 |
2624 |
1 |
0 |
0 |
T134 |
5312 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
248159240 |
42 |
0 |
0 |
T47 |
5431 |
1 |
0 |
0 |
T49 |
34843 |
1 |
0 |
0 |
T52 |
9939 |
2 |
0 |
0 |
T53 |
4730 |
2 |
0 |
0 |
T54 |
5012 |
1 |
0 |
0 |
T116 |
10027 |
1 |
0 |
0 |
T118 |
13762 |
1 |
0 |
0 |
T119 |
5009 |
1 |
0 |
0 |
T125 |
5248 |
1 |
0 |
0 |
T134 |
2602 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
482496515 |
100502 |
0 |
0 |
T1 |
215101 |
84 |
0 |
0 |
T2 |
203578 |
77 |
0 |
0 |
T3 |
0 |
972 |
0 |
0 |
T4 |
41649 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
692 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
1833 |
0 |
0 |
T13 |
0 |
429 |
0 |
0 |
T14 |
0 |
61 |
0 |
0 |
T16 |
2962 |
0 |
0 |
0 |
T17 |
13448 |
0 |
0 |
0 |
T18 |
3153 |
0 |
0 |
0 |
T19 |
74094 |
0 |
0 |
0 |
T20 |
5744 |
0 |
0 |
0 |
T21 |
1504 |
0 |
0 |
0 |
T22 |
4671 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17404537 |
99624 |
0 |
0 |
T1 |
467 |
84 |
0 |
0 |
T2 |
439 |
77 |
0 |
0 |
T3 |
0 |
972 |
0 |
0 |
T4 |
101 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
692 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
1809 |
0 |
0 |
T13 |
0 |
429 |
0 |
0 |
T14 |
0 |
61 |
0 |
0 |
T16 |
216 |
0 |
0 |
0 |
T17 |
980 |
0 |
0 |
0 |
T18 |
230 |
0 |
0 |
0 |
T19 |
172 |
0 |
0 |
0 |
T20 |
418 |
0 |
0 |
0 |
T21 |
109 |
0 |
0 |
0 |
T22 |
340 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240441259 |
99652 |
0 |
0 |
T1 |
107483 |
84 |
0 |
0 |
T2 |
101749 |
77 |
0 |
0 |
T3 |
0 |
972 |
0 |
0 |
T4 |
13103 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
692 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
1833 |
0 |
0 |
T13 |
0 |
429 |
0 |
0 |
T14 |
0 |
61 |
0 |
0 |
T16 |
1441 |
0 |
0 |
0 |
T17 |
6671 |
0 |
0 |
0 |
T18 |
1530 |
0 |
0 |
0 |
T19 |
21178 |
0 |
0 |
0 |
T20 |
2839 |
0 |
0 |
0 |
T21 |
741 |
0 |
0 |
0 |
T22 |
2296 |
0 |
0 |
0 |
T114 |
0 |
100 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17404537 |
98782 |
0 |
0 |
T1 |
467 |
84 |
0 |
0 |
T2 |
439 |
77 |
0 |
0 |
T3 |
0 |
972 |
0 |
0 |
T4 |
101 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
692 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
1809 |
0 |
0 |
T13 |
0 |
429 |
0 |
0 |
T14 |
0 |
61 |
0 |
0 |
T16 |
216 |
0 |
0 |
0 |
T17 |
980 |
0 |
0 |
0 |
T18 |
230 |
0 |
0 |
0 |
T19 |
172 |
0 |
0 |
0 |
T20 |
418 |
0 |
0 |
0 |
T21 |
109 |
0 |
0 |
0 |
T22 |
340 |
0 |
0 |
0 |
T114 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120220038 |
98256 |
0 |
0 |
T1 |
53742 |
84 |
0 |
0 |
T2 |
50875 |
77 |
0 |
0 |
T3 |
0 |
970 |
0 |
0 |
T4 |
6551 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
692 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
1833 |
0 |
0 |
T13 |
0 |
429 |
0 |
0 |
T14 |
0 |
61 |
0 |
0 |
T16 |
721 |
0 |
0 |
0 |
T17 |
3335 |
0 |
0 |
0 |
T18 |
765 |
0 |
0 |
0 |
T19 |
10589 |
0 |
0 |
0 |
T20 |
1420 |
0 |
0 |
0 |
T21 |
370 |
0 |
0 |
0 |
T22 |
1148 |
0 |
0 |
0 |
T114 |
0 |
100 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17404537 |
97398 |
0 |
0 |
T1 |
467 |
84 |
0 |
0 |
T2 |
439 |
77 |
0 |
0 |
T3 |
0 |
970 |
0 |
0 |
T4 |
101 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
692 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
1809 |
0 |
0 |
T13 |
0 |
429 |
0 |
0 |
T14 |
0 |
61 |
0 |
0 |
T16 |
216 |
0 |
0 |
0 |
T17 |
980 |
0 |
0 |
0 |
T18 |
230 |
0 |
0 |
0 |
T19 |
172 |
0 |
0 |
0 |
T20 |
418 |
0 |
0 |
0 |
T21 |
109 |
0 |
0 |
0 |
T22 |
340 |
0 |
0 |
0 |
T114 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
514803257 |
120980 |
0 |
0 |
T1 |
224071 |
84 |
0 |
0 |
T2 |
212066 |
77 |
0 |
0 |
T3 |
0 |
1293 |
0 |
0 |
T4 |
43387 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
860 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
2481 |
0 |
0 |
T13 |
0 |
453 |
0 |
0 |
T14 |
0 |
60 |
0 |
0 |
T16 |
3086 |
0 |
0 |
0 |
T17 |
14009 |
0 |
0 |
0 |
T18 |
3284 |
0 |
0 |
0 |
T19 |
77184 |
0 |
0 |
0 |
T20 |
5984 |
0 |
0 |
0 |
T21 |
1567 |
0 |
0 |
0 |
T22 |
4865 |
0 |
0 |
0 |
T114 |
0 |
244 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17852218 |
120874 |
0 |
0 |
T1 |
467 |
84 |
0 |
0 |
T2 |
439 |
77 |
0 |
0 |
T3 |
0 |
1293 |
0 |
0 |
T4 |
101 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
860 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
2481 |
0 |
0 |
T13 |
0 |
453 |
0 |
0 |
T14 |
0 |
60 |
0 |
0 |
T16 |
216 |
0 |
0 |
0 |
T17 |
980 |
0 |
0 |
0 |
T18 |
230 |
0 |
0 |
0 |
T19 |
172 |
0 |
0 |
0 |
T20 |
418 |
0 |
0 |
0 |
T21 |
109 |
0 |
0 |
0 |
T22 |
340 |
0 |
0 |
0 |
T114 |
0 |
244 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
246945586 |
118923 |
0 |
0 |
T1 |
107555 |
84 |
0 |
0 |
T2 |
101793 |
77 |
0 |
0 |
T3 |
0 |
1242 |
0 |
0 |
T4 |
20825 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
848 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
2469 |
0 |
0 |
T13 |
0 |
470 |
0 |
0 |
T14 |
0 |
54 |
0 |
0 |
T16 |
1481 |
0 |
0 |
0 |
T17 |
6725 |
0 |
0 |
0 |
T18 |
1576 |
0 |
0 |
0 |
T19 |
37049 |
0 |
0 |
0 |
T20 |
2872 |
0 |
0 |
0 |
T21 |
752 |
0 |
0 |
0 |
T22 |
2336 |
0 |
0 |
0 |
T114 |
0 |
244 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17653958 |
118238 |
0 |
0 |
T1 |
467 |
84 |
0 |
0 |
T2 |
439 |
77 |
0 |
0 |
T3 |
0 |
1242 |
0 |
0 |
T4 |
101 |
0 |
0 |
0 |
T9 |
0 |
48 |
0 |
0 |
T10 |
0 |
848 |
0 |
0 |
T11 |
0 |
36 |
0 |
0 |
T12 |
0 |
2469 |
0 |
0 |
T13 |
0 |
471 |
0 |
0 |
T14 |
0 |
54 |
0 |
0 |
T16 |
216 |
0 |
0 |
0 |
T17 |
980 |
0 |
0 |
0 |
T18 |
230 |
0 |
0 |
0 |
T19 |
172 |
0 |
0 |
0 |
T20 |
418 |
0 |
0 |
0 |
T21 |
109 |
0 |
0 |
0 |
T22 |
340 |
0 |
0 |
0 |
T114 |
0 |
244 |
0 |
0 |