Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1046566 |
0 |
0 |
T1 |
2281980 |
2054 |
0 |
0 |
T2 |
3796437 |
6835 |
0 |
0 |
T3 |
2682685 |
2690 |
0 |
0 |
T4 |
58072 |
120 |
0 |
0 |
T5 |
9027 |
0 |
0 |
0 |
T9 |
0 |
5712 |
0 |
0 |
T10 |
0 |
7433 |
0 |
0 |
T11 |
0 |
208 |
0 |
0 |
T12 |
0 |
3666 |
0 |
0 |
T13 |
0 |
1992 |
0 |
0 |
T14 |
0 |
28 |
0 |
0 |
T16 |
6863 |
0 |
0 |
0 |
T17 |
16768 |
0 |
0 |
0 |
T18 |
8371 |
0 |
0 |
0 |
T19 |
20608 |
0 |
0 |
0 |
T20 |
32092 |
0 |
0 |
0 |
T21 |
78655 |
40 |
0 |
0 |
T29 |
0 |
226 |
0 |
0 |
T30 |
0 |
200 |
0 |
0 |
T49 |
7890 |
2 |
0 |
0 |
T50 |
16697 |
2 |
0 |
0 |
T54 |
12567 |
5 |
0 |
0 |
T55 |
7177 |
1 |
0 |
0 |
T56 |
11026 |
2 |
0 |
0 |
T57 |
6546 |
2 |
0 |
0 |
T105 |
5574 |
1 |
0 |
0 |
T106 |
8214 |
2 |
0 |
0 |
T107 |
6650 |
0 |
0 |
0 |
T108 |
4037 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1044798 |
0 |
0 |
T1 |
1275750 |
2054 |
0 |
0 |
T2 |
4217132 |
6835 |
0 |
0 |
T3 |
4555471 |
2690 |
0 |
0 |
T4 |
59114 |
120 |
0 |
0 |
T5 |
5412 |
0 |
0 |
0 |
T9 |
0 |
5712 |
0 |
0 |
T10 |
0 |
7433 |
0 |
0 |
T11 |
0 |
208 |
0 |
0 |
T12 |
0 |
3666 |
0 |
0 |
T13 |
0 |
1992 |
0 |
0 |
T14 |
0 |
28 |
0 |
0 |
T16 |
4137 |
0 |
0 |
0 |
T17 |
9739 |
0 |
0 |
0 |
T18 |
4932 |
0 |
0 |
0 |
T19 |
6404 |
0 |
0 |
0 |
T20 |
8513 |
0 |
0 |
0 |
T21 |
308 |
40 |
0 |
0 |
T29 |
0 |
226 |
0 |
0 |
T30 |
0 |
200 |
0 |
0 |
T49 |
19125 |
2 |
0 |
0 |
T50 |
7443 |
2 |
0 |
0 |
T54 |
5148 |
5 |
0 |
0 |
T55 |
12774 |
1 |
0 |
0 |
T56 |
9455 |
2 |
0 |
0 |
T57 |
2787 |
2 |
0 |
0 |
T105 |
2406 |
1 |
0 |
0 |
T106 |
3397 |
2 |
0 |
0 |
T107 |
2791 |
0 |
0 |
0 |
T108 |
12251 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551092881 |
27881 |
0 |
0 |
T1 |
453092 |
90 |
0 |
0 |
T2 |
181509 |
317 |
0 |
0 |
T3 |
125680 |
124 |
0 |
0 |
T4 |
77000 |
24 |
0 |
0 |
T5 |
1898 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1469 |
0 |
0 |
0 |
T17 |
3521 |
0 |
0 |
0 |
T18 |
1701 |
0 |
0 |
0 |
T19 |
5142 |
0 |
0 |
0 |
T20 |
8189 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
27881 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
317 |
0 |
0 |
T3 |
224706 |
124 |
0 |
0 |
T4 |
20052 |
24 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551092881 |
33518 |
0 |
0 |
T1 |
453092 |
90 |
0 |
0 |
T2 |
181509 |
323 |
0 |
0 |
T3 |
125680 |
129 |
0 |
0 |
T4 |
77000 |
48 |
0 |
0 |
T5 |
1898 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1469 |
0 |
0 |
0 |
T17 |
3521 |
0 |
0 |
0 |
T18 |
1701 |
0 |
0 |
0 |
T19 |
5142 |
0 |
0 |
0 |
T20 |
8189 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33535 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33508 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551092881 |
33519 |
0 |
0 |
T1 |
453092 |
90 |
0 |
0 |
T2 |
181509 |
323 |
0 |
0 |
T3 |
125680 |
129 |
0 |
0 |
T4 |
77000 |
48 |
0 |
0 |
T5 |
1898 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1469 |
0 |
0 |
0 |
T17 |
3521 |
0 |
0 |
0 |
T18 |
1701 |
0 |
0 |
0 |
T19 |
5142 |
0 |
0 |
0 |
T20 |
8189 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
275621930 |
27881 |
0 |
0 |
T1 |
226484 |
90 |
0 |
0 |
T2 |
907754 |
317 |
0 |
0 |
T3 |
628691 |
124 |
0 |
0 |
T4 |
19010 |
24 |
0 |
0 |
T5 |
908 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
695 |
0 |
0 |
0 |
T17 |
1741 |
0 |
0 |
0 |
T18 |
894 |
0 |
0 |
0 |
T19 |
2552 |
0 |
0 |
0 |
T20 |
4069 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
27881 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
317 |
0 |
0 |
T3 |
224706 |
124 |
0 |
0 |
T4 |
20052 |
24 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
275621930 |
33684 |
0 |
0 |
T1 |
226484 |
90 |
0 |
0 |
T2 |
907754 |
323 |
0 |
0 |
T3 |
628691 |
129 |
0 |
0 |
T4 |
19010 |
48 |
0 |
0 |
T5 |
908 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
695 |
0 |
0 |
0 |
T17 |
1741 |
0 |
0 |
0 |
T18 |
894 |
0 |
0 |
0 |
T19 |
2552 |
0 |
0 |
0 |
T20 |
4069 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33713 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33678 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
275621930 |
33686 |
0 |
0 |
T1 |
226484 |
90 |
0 |
0 |
T2 |
907754 |
323 |
0 |
0 |
T3 |
628691 |
129 |
0 |
0 |
T4 |
19010 |
48 |
0 |
0 |
T5 |
908 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
695 |
0 |
0 |
0 |
T17 |
1741 |
0 |
0 |
0 |
T18 |
894 |
0 |
0 |
0 |
T19 |
2552 |
0 |
0 |
0 |
T20 |
4069 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137810310 |
27881 |
0 |
0 |
T1 |
113241 |
90 |
0 |
0 |
T2 |
453877 |
317 |
0 |
0 |
T3 |
314345 |
124 |
0 |
0 |
T4 |
9503 |
24 |
0 |
0 |
T5 |
453 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
347 |
0 |
0 |
0 |
T17 |
871 |
0 |
0 |
0 |
T18 |
446 |
0 |
0 |
0 |
T19 |
1276 |
0 |
0 |
0 |
T20 |
2034 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
27881 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
317 |
0 |
0 |
T3 |
224706 |
124 |
0 |
0 |
T4 |
20052 |
24 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137810310 |
33769 |
0 |
0 |
T1 |
113241 |
90 |
0 |
0 |
T2 |
453877 |
323 |
0 |
0 |
T3 |
314345 |
129 |
0 |
0 |
T4 |
9503 |
48 |
0 |
0 |
T5 |
453 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
347 |
0 |
0 |
0 |
T17 |
871 |
0 |
0 |
0 |
T18 |
446 |
0 |
0 |
0 |
T19 |
1276 |
0 |
0 |
0 |
T20 |
2034 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33807 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33762 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137810310 |
33773 |
0 |
0 |
T1 |
113241 |
90 |
0 |
0 |
T2 |
453877 |
323 |
0 |
0 |
T3 |
314345 |
129 |
0 |
0 |
T4 |
9503 |
48 |
0 |
0 |
T5 |
453 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
347 |
0 |
0 |
0 |
T17 |
871 |
0 |
0 |
0 |
T18 |
446 |
0 |
0 |
0 |
T19 |
1276 |
0 |
0 |
0 |
T20 |
2034 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
586506432 |
27881 |
0 |
0 |
T1 |
513986 |
90 |
0 |
0 |
T2 |
190038 |
317 |
0 |
0 |
T3 |
131881 |
124 |
0 |
0 |
T4 |
80211 |
24 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1463 |
0 |
0 |
0 |
T17 |
3668 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
5356 |
0 |
0 |
0 |
T20 |
8684 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
27881 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
317 |
0 |
0 |
T3 |
224706 |
124 |
0 |
0 |
T4 |
20052 |
24 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
586506432 |
33580 |
0 |
0 |
T1 |
513986 |
90 |
0 |
0 |
T2 |
190038 |
323 |
0 |
0 |
T3 |
131881 |
129 |
0 |
0 |
T4 |
80211 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1463 |
0 |
0 |
0 |
T17 |
3668 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
5356 |
0 |
0 |
0 |
T20 |
8684 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33592 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33569 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
586506432 |
33582 |
0 |
0 |
T1 |
513986 |
90 |
0 |
0 |
T2 |
190038 |
323 |
0 |
0 |
T3 |
131881 |
129 |
0 |
0 |
T4 |
80211 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1463 |
0 |
0 |
0 |
T17 |
3668 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
5356 |
0 |
0 |
0 |
T20 |
8684 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281388742 |
27461 |
0 |
0 |
T1 |
243835 |
90 |
0 |
0 |
T2 |
911621 |
317 |
0 |
0 |
T3 |
633041 |
124 |
0 |
0 |
T4 |
38502 |
12 |
0 |
0 |
T5 |
948 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
694 |
0 |
0 |
0 |
T17 |
1761 |
0 |
0 |
0 |
T18 |
850 |
0 |
0 |
0 |
T19 |
2571 |
0 |
0 |
0 |
T20 |
4147 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
27881 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
317 |
0 |
0 |
T3 |
224706 |
124 |
0 |
0 |
T4 |
20052 |
24 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
271 |
0 |
0 |
T10 |
0 |
371 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
8 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281388742 |
33442 |
0 |
0 |
T1 |
243835 |
90 |
0 |
0 |
T2 |
911621 |
323 |
0 |
0 |
T3 |
633041 |
129 |
0 |
0 |
T4 |
38502 |
48 |
0 |
0 |
T5 |
948 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
694 |
0 |
0 |
0 |
T17 |
1761 |
0 |
0 |
0 |
T18 |
850 |
0 |
0 |
0 |
T19 |
2571 |
0 |
0 |
0 |
T20 |
4147 |
0 |
0 |
0 |
T21 |
0 |
15 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
60 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33600 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
48 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
16 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
80 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
33292 |
0 |
0 |
T1 |
522209 |
90 |
0 |
0 |
T2 |
247751 |
323 |
0 |
0 |
T3 |
224706 |
129 |
0 |
0 |
T4 |
20052 |
36 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
1499 |
0 |
0 |
0 |
T17 |
3485 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
1178 |
0 |
0 |
0 |
T20 |
978 |
0 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
60 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281388742 |
33483 |
0 |
0 |
T1 |
243835 |
90 |
0 |
0 |
T2 |
911621 |
323 |
0 |
0 |
T3 |
633041 |
129 |
0 |
0 |
T4 |
38502 |
48 |
0 |
0 |
T5 |
948 |
0 |
0 |
0 |
T9 |
0 |
277 |
0 |
0 |
T10 |
0 |
384 |
0 |
0 |
T11 |
0 |
16 |
0 |
0 |
T16 |
694 |
0 |
0 |
0 |
T17 |
1761 |
0 |
0 |
0 |
T18 |
850 |
0 |
0 |
0 |
T19 |
2571 |
0 |
0 |
0 |
T20 |
4147 |
0 |
0 |
0 |
T21 |
0 |
15 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T30 |
0 |
66 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T50 |
1 | 0 | Covered | T52,T49,T50 |
1 | 1 | Covered | T50,T109,T110 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T50 |
1 | 0 | Covered | T50,T109,T110 |
1 | 1 | Covered | T52,T49,T50 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
38 |
0 |
0 |
T49 |
7890 |
1 |
0 |
0 |
T50 |
16697 |
2 |
0 |
0 |
T52 |
11212 |
1 |
0 |
0 |
T105 |
5574 |
2 |
0 |
0 |
T107 |
6650 |
1 |
0 |
0 |
T109 |
5351 |
3 |
0 |
0 |
T111 |
6988 |
1 |
0 |
0 |
T112 |
4123 |
2 |
0 |
0 |
T113 |
3851 |
1 |
0 |
0 |
T114 |
6637 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551092881 |
38 |
0 |
0 |
T49 |
39870 |
1 |
0 |
0 |
T50 |
16355 |
2 |
0 |
0 |
T52 |
21965 |
1 |
0 |
0 |
T105 |
5516 |
2 |
0 |
0 |
T107 |
6514 |
1 |
0 |
0 |
T109 |
30221 |
3 |
0 |
0 |
T111 |
13977 |
1 |
0 |
0 |
T112 |
15223 |
2 |
0 |
0 |
T113 |
13694 |
1 |
0 |
0 |
T114 |
26548 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T50,T54 |
1 | 0 | Covered | T52,T50,T54 |
1 | 1 | Covered | T115,T116,T117 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T50,T54 |
1 | 0 | Covered | T115,T116,T117 |
1 | 1 | Covered | T52,T50,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
31 |
0 |
0 |
T50 |
16697 |
1 |
0 |
0 |
T52 |
11212 |
2 |
0 |
0 |
T54 |
12567 |
1 |
0 |
0 |
T56 |
11026 |
1 |
0 |
0 |
T105 |
5574 |
2 |
0 |
0 |
T107 |
6650 |
1 |
0 |
0 |
T109 |
5351 |
2 |
0 |
0 |
T112 |
4123 |
2 |
0 |
0 |
T113 |
3851 |
1 |
0 |
0 |
T118 |
8302 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551092881 |
31 |
0 |
0 |
T50 |
16355 |
1 |
0 |
0 |
T52 |
21965 |
2 |
0 |
0 |
T54 |
12436 |
1 |
0 |
0 |
T56 |
21168 |
1 |
0 |
0 |
T105 |
5516 |
2 |
0 |
0 |
T107 |
6514 |
1 |
0 |
0 |
T109 |
30221 |
2 |
0 |
0 |
T112 |
15223 |
2 |
0 |
0 |
T113 |
13694 |
1 |
0 |
0 |
T118 |
31878 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T49,T50,T55 |
1 | 0 | Covered | T49,T50,T55 |
1 | 1 | Covered | T49,T54,T106 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T49,T50,T55 |
1 | 0 | Covered | T49,T54,T106 |
1 | 1 | Covered | T49,T50,T55 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
35 |
0 |
0 |
T49 |
7890 |
2 |
0 |
0 |
T50 |
16697 |
2 |
0 |
0 |
T54 |
12567 |
5 |
0 |
0 |
T55 |
7177 |
1 |
0 |
0 |
T56 |
11026 |
2 |
0 |
0 |
T57 |
6546 |
2 |
0 |
0 |
T105 |
5574 |
1 |
0 |
0 |
T106 |
8214 |
2 |
0 |
0 |
T107 |
6650 |
1 |
0 |
0 |
T108 |
4037 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
275621930 |
35 |
0 |
0 |
T49 |
19125 |
2 |
0 |
0 |
T50 |
7443 |
2 |
0 |
0 |
T54 |
5148 |
5 |
0 |
0 |
T55 |
12774 |
1 |
0 |
0 |
T56 |
9455 |
2 |
0 |
0 |
T57 |
2787 |
2 |
0 |
0 |
T105 |
2406 |
1 |
0 |
0 |
T106 |
3397 |
2 |
0 |
0 |
T107 |
2791 |
1 |
0 |
0 |
T108 |
12251 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T49,T50,T54 |
1 | 0 | Covered | T49,T50,T54 |
1 | 1 | Covered | T49,T54,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T49,T50,T54 |
1 | 0 | Covered | T49,T54,T56 |
1 | 1 | Covered | T49,T50,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
32 |
0 |
0 |
T49 |
7890 |
2 |
0 |
0 |
T50 |
16697 |
1 |
0 |
0 |
T54 |
12567 |
4 |
0 |
0 |
T56 |
11026 |
3 |
0 |
0 |
T57 |
6546 |
2 |
0 |
0 |
T105 |
5574 |
1 |
0 |
0 |
T106 |
8214 |
1 |
0 |
0 |
T108 |
4037 |
2 |
0 |
0 |
T113 |
3851 |
1 |
0 |
0 |
T118 |
8302 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
275621930 |
32 |
0 |
0 |
T49 |
19125 |
2 |
0 |
0 |
T50 |
7443 |
1 |
0 |
0 |
T54 |
5148 |
4 |
0 |
0 |
T56 |
9455 |
3 |
0 |
0 |
T57 |
2787 |
2 |
0 |
0 |
T105 |
2406 |
1 |
0 |
0 |
T106 |
3397 |
1 |
0 |
0 |
T108 |
12251 |
2 |
0 |
0 |
T113 |
6377 |
1 |
0 |
0 |
T118 |
15123 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T55 |
1 | 0 | Covered | T52,T49,T55 |
1 | 1 | Covered | T54,T119,T110 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T55 |
1 | 0 | Covered | T54,T119,T110 |
1 | 1 | Covered | T52,T49,T55 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
43 |
0 |
0 |
T49 |
7890 |
2 |
0 |
0 |
T52 |
11212 |
1 |
0 |
0 |
T54 |
12567 |
2 |
0 |
0 |
T55 |
7177 |
1 |
0 |
0 |
T56 |
11026 |
1 |
0 |
0 |
T57 |
6546 |
1 |
0 |
0 |
T108 |
4037 |
1 |
0 |
0 |
T112 |
4123 |
1 |
0 |
0 |
T118 |
8302 |
1 |
0 |
0 |
T120 |
7632 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137810310 |
43 |
0 |
0 |
T49 |
9563 |
2 |
0 |
0 |
T52 |
5091 |
1 |
0 |
0 |
T54 |
2574 |
2 |
0 |
0 |
T55 |
6387 |
1 |
0 |
0 |
T56 |
4727 |
1 |
0 |
0 |
T57 |
1392 |
1 |
0 |
0 |
T108 |
6127 |
1 |
0 |
0 |
T112 |
3554 |
1 |
0 |
0 |
T118 |
7563 |
1 |
0 |
0 |
T120 |
1703 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T49,T55,T54 |
1 | 0 | Covered | T49,T55,T54 |
1 | 1 | Covered | T54,T115 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T49,T55,T54 |
1 | 0 | Covered | T54,T115 |
1 | 1 | Covered | T49,T55,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
34 |
0 |
0 |
T49 |
7890 |
2 |
0 |
0 |
T54 |
12567 |
3 |
0 |
0 |
T55 |
7177 |
1 |
0 |
0 |
T56 |
11026 |
1 |
0 |
0 |
T108 |
4037 |
1 |
0 |
0 |
T109 |
5351 |
1 |
0 |
0 |
T111 |
6988 |
1 |
0 |
0 |
T112 |
4123 |
1 |
0 |
0 |
T118 |
8302 |
1 |
0 |
0 |
T121 |
12167 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137810310 |
34 |
0 |
0 |
T49 |
9563 |
2 |
0 |
0 |
T54 |
2574 |
3 |
0 |
0 |
T55 |
6387 |
1 |
0 |
0 |
T56 |
4727 |
1 |
0 |
0 |
T108 |
6127 |
1 |
0 |
0 |
T109 |
7228 |
1 |
0 |
0 |
T111 |
3201 |
1 |
0 |
0 |
T112 |
3554 |
1 |
0 |
0 |
T118 |
7563 |
1 |
0 |
0 |
T121 |
10386 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T51 |
1 | 0 | Covered | T52,T49,T51 |
1 | 1 | Covered | T119,T122,T123 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T51 |
1 | 0 | Covered | T119,T122,T123 |
1 | 1 | Covered | T52,T49,T51 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
32 |
0 |
0 |
T49 |
7890 |
1 |
0 |
0 |
T51 |
2828 |
2 |
0 |
0 |
T52 |
11212 |
1 |
0 |
0 |
T54 |
12567 |
1 |
0 |
0 |
T55 |
7177 |
1 |
0 |
0 |
T56 |
11026 |
1 |
0 |
0 |
T57 |
6546 |
1 |
0 |
0 |
T105 |
5574 |
2 |
0 |
0 |
T111 |
6988 |
1 |
0 |
0 |
T112 |
4123 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
586506432 |
32 |
0 |
0 |
T49 |
41533 |
1 |
0 |
0 |
T51 |
11313 |
2 |
0 |
0 |
T52 |
22882 |
1 |
0 |
0 |
T54 |
12955 |
1 |
0 |
0 |
T55 |
27604 |
1 |
0 |
0 |
T56 |
22052 |
1 |
0 |
0 |
T57 |
6612 |
1 |
0 |
0 |
T105 |
5746 |
2 |
0 |
0 |
T111 |
14560 |
1 |
0 |
0 |
T112 |
15858 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T51 |
1 | 0 | Covered | T52,T49,T51 |
1 | 1 | Covered | T51,T53,T119 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T51 |
1 | 0 | Covered | T51,T53,T119 |
1 | 1 | Covered | T52,T49,T51 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
30 |
0 |
0 |
T49 |
7890 |
1 |
0 |
0 |
T51 |
2828 |
3 |
0 |
0 |
T52 |
11212 |
1 |
0 |
0 |
T53 |
3662 |
2 |
0 |
0 |
T54 |
12567 |
1 |
0 |
0 |
T55 |
7177 |
1 |
0 |
0 |
T57 |
6546 |
1 |
0 |
0 |
T105 |
5574 |
1 |
0 |
0 |
T118 |
8302 |
1 |
0 |
0 |
T120 |
7632 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
586506432 |
30 |
0 |
0 |
T49 |
41533 |
1 |
0 |
0 |
T51 |
11313 |
3 |
0 |
0 |
T52 |
22882 |
1 |
0 |
0 |
T53 |
7474 |
2 |
0 |
0 |
T54 |
12955 |
1 |
0 |
0 |
T55 |
27604 |
1 |
0 |
0 |
T57 |
6612 |
1 |
0 |
0 |
T105 |
5746 |
1 |
0 |
0 |
T118 |
33207 |
1 |
0 |
0 |
T120 |
7788 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T50 |
1 | 0 | Covered | T52,T49,T50 |
1 | 1 | Covered | T49,T105,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T50 |
1 | 0 | Covered | T49,T105,T124 |
1 | 1 | Covered | T52,T49,T50 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
41 |
0 |
0 |
T49 |
7890 |
2 |
0 |
0 |
T50 |
16697 |
1 |
0 |
0 |
T51 |
2828 |
1 |
0 |
0 |
T52 |
11212 |
1 |
0 |
0 |
T53 |
3662 |
1 |
0 |
0 |
T54 |
12567 |
2 |
0 |
0 |
T55 |
7177 |
1 |
0 |
0 |
T57 |
6546 |
1 |
0 |
0 |
T105 |
5574 |
2 |
0 |
0 |
T111 |
6988 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281388742 |
41 |
0 |
0 |
T49 |
19936 |
2 |
0 |
0 |
T50 |
8177 |
1 |
0 |
0 |
T51 |
5430 |
1 |
0 |
0 |
T52 |
10983 |
1 |
0 |
0 |
T53 |
3588 |
1 |
0 |
0 |
T54 |
6218 |
2 |
0 |
0 |
T55 |
13250 |
1 |
0 |
0 |
T57 |
3174 |
1 |
0 |
0 |
T105 |
2758 |
2 |
0 |
0 |
T111 |
6988 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T50 |
1 | 0 | Covered | T52,T49,T50 |
1 | 1 | Covered | T51,T105,T118 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T49,T50 |
1 | 0 | Covered | T51,T105,T118 |
1 | 1 | Covered | T52,T49,T50 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179384973 |
39 |
0 |
0 |
T49 |
7890 |
1 |
0 |
0 |
T50 |
16697 |
1 |
0 |
0 |
T51 |
2828 |
2 |
0 |
0 |
T52 |
11212 |
1 |
0 |
0 |
T53 |
3662 |
1 |
0 |
0 |
T54 |
12567 |
2 |
0 |
0 |
T105 |
5574 |
2 |
0 |
0 |
T111 |
6988 |
1 |
0 |
0 |
T118 |
8302 |
3 |
0 |
0 |
T120 |
7632 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
281388742 |
39 |
0 |
0 |
T49 |
19936 |
1 |
0 |
0 |
T50 |
8177 |
1 |
0 |
0 |
T51 |
5430 |
2 |
0 |
0 |
T52 |
10983 |
1 |
0 |
0 |
T53 |
3588 |
1 |
0 |
0 |
T54 |
6218 |
2 |
0 |
0 |
T105 |
2758 |
2 |
0 |
0 |
T111 |
6988 |
1 |
0 |
0 |
T118 |
15940 |
3 |
0 |
0 |
T120 |
3737 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
548669195 |
107054 |
0 |
0 |
T1 |
453092 |
425 |
0 |
0 |
T2 |
181509 |
1502 |
0 |
0 |
T3 |
125680 |
561 |
0 |
0 |
T5 |
1898 |
0 |
0 |
0 |
T9 |
0 |
1125 |
0 |
0 |
T10 |
0 |
1482 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
847 |
0 |
0 |
T13 |
0 |
447 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
1469 |
0 |
0 |
0 |
T17 |
3521 |
0 |
0 |
0 |
T18 |
1701 |
0 |
0 |
0 |
T19 |
5142 |
0 |
0 |
0 |
T20 |
8189 |
0 |
0 |
0 |
T21 |
32440 |
0 |
0 |
0 |
T29 |
0 |
43 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24367004 |
106565 |
0 |
0 |
T1 |
1191 |
425 |
0 |
0 |
T2 |
703421 |
1502 |
0 |
0 |
T3 |
869294 |
561 |
0 |
0 |
T5 |
138 |
0 |
0 |
0 |
T9 |
0 |
1125 |
0 |
0 |
T10 |
0 |
1482 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
847 |
0 |
0 |
T13 |
0 |
447 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
111 |
0 |
0 |
0 |
T17 |
257 |
0 |
0 |
0 |
T18 |
124 |
0 |
0 |
0 |
T19 |
374 |
0 |
0 |
0 |
T20 |
622 |
0 |
0 |
0 |
T21 |
77 |
0 |
0 |
0 |
T29 |
0 |
43 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
274454922 |
106036 |
0 |
0 |
T1 |
226484 |
425 |
0 |
0 |
T2 |
907754 |
1456 |
0 |
0 |
T3 |
628691 |
549 |
0 |
0 |
T5 |
908 |
0 |
0 |
0 |
T9 |
0 |
1125 |
0 |
0 |
T10 |
0 |
1482 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
846 |
0 |
0 |
T13 |
0 |
447 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
695 |
0 |
0 |
0 |
T17 |
1741 |
0 |
0 |
0 |
T18 |
894 |
0 |
0 |
0 |
T19 |
2552 |
0 |
0 |
0 |
T20 |
4069 |
0 |
0 |
0 |
T21 |
8282 |
0 |
0 |
0 |
T29 |
0 |
43 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24367004 |
105549 |
0 |
0 |
T1 |
1191 |
425 |
0 |
0 |
T2 |
703421 |
1456 |
0 |
0 |
T3 |
869294 |
549 |
0 |
0 |
T5 |
138 |
0 |
0 |
0 |
T9 |
0 |
1125 |
0 |
0 |
T10 |
0 |
1482 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
846 |
0 |
0 |
T13 |
0 |
447 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
111 |
0 |
0 |
0 |
T17 |
257 |
0 |
0 |
0 |
T18 |
124 |
0 |
0 |
0 |
T19 |
374 |
0 |
0 |
0 |
T20 |
622 |
0 |
0 |
0 |
T21 |
77 |
0 |
0 |
0 |
T29 |
0 |
43 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
137226800 |
104584 |
0 |
0 |
T1 |
113241 |
425 |
0 |
0 |
T2 |
453877 |
1393 |
0 |
0 |
T3 |
314345 |
516 |
0 |
0 |
T5 |
453 |
0 |
0 |
0 |
T9 |
0 |
1123 |
0 |
0 |
T10 |
0 |
1481 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
831 |
0 |
0 |
T13 |
0 |
447 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
347 |
0 |
0 |
0 |
T17 |
871 |
0 |
0 |
0 |
T18 |
446 |
0 |
0 |
0 |
T19 |
1276 |
0 |
0 |
0 |
T20 |
2034 |
0 |
0 |
0 |
T21 |
4140 |
0 |
0 |
0 |
T29 |
0 |
43 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24367004 |
104102 |
0 |
0 |
T1 |
1191 |
425 |
0 |
0 |
T2 |
703421 |
1393 |
0 |
0 |
T3 |
869294 |
516 |
0 |
0 |
T5 |
138 |
0 |
0 |
0 |
T9 |
0 |
1123 |
0 |
0 |
T10 |
0 |
1481 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
831 |
0 |
0 |
T13 |
0 |
447 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
111 |
0 |
0 |
0 |
T17 |
257 |
0 |
0 |
0 |
T18 |
124 |
0 |
0 |
0 |
T19 |
374 |
0 |
0 |
0 |
T20 |
622 |
0 |
0 |
0 |
T21 |
77 |
0 |
0 |
0 |
T29 |
0 |
43 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583981666 |
128022 |
0 |
0 |
T1 |
513986 |
509 |
0 |
0 |
T2 |
190038 |
1521 |
0 |
0 |
T3 |
131881 |
682 |
0 |
0 |
T5 |
1976 |
0 |
0 |
0 |
T9 |
0 |
1514 |
0 |
0 |
T10 |
0 |
1849 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
1142 |
0 |
0 |
T13 |
0 |
651 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
1463 |
0 |
0 |
0 |
T17 |
3668 |
0 |
0 |
0 |
T18 |
1771 |
0 |
0 |
0 |
T19 |
5356 |
0 |
0 |
0 |
T20 |
8684 |
0 |
0 |
0 |
T21 |
33793 |
0 |
0 |
0 |
T29 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24391502 |
127226 |
0 |
0 |
T1 |
1275 |
509 |
0 |
0 |
T2 |
703613 |
1521 |
0 |
0 |
T3 |
869486 |
682 |
0 |
0 |
T5 |
138 |
0 |
0 |
0 |
T9 |
0 |
1514 |
0 |
0 |
T10 |
0 |
1849 |
0 |
0 |
T11 |
0 |
40 |
0 |
0 |
T12 |
0 |
1142 |
0 |
0 |
T13 |
0 |
651 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
111 |
0 |
0 |
0 |
T17 |
257 |
0 |
0 |
0 |
T18 |
124 |
0 |
0 |
0 |
T19 |
374 |
0 |
0 |
0 |
T20 |
622 |
0 |
0 |
0 |
T21 |
77 |
0 |
0 |
0 |
T29 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
280176880 |
125728 |
0 |
0 |
T1 |
243835 |
497 |
0 |
0 |
T2 |
911621 |
1480 |
0 |
0 |
T3 |
633041 |
675 |
0 |
0 |
T5 |
948 |
0 |
0 |
0 |
T9 |
0 |
1545 |
0 |
0 |
T10 |
0 |
1797 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T12 |
0 |
1058 |
0 |
0 |
T13 |
0 |
663 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
694 |
0 |
0 |
0 |
T17 |
1761 |
0 |
0 |
0 |
T18 |
850 |
0 |
0 |
0 |
T19 |
2571 |
0 |
0 |
0 |
T20 |
4147 |
0 |
0 |
0 |
T21 |
16221 |
0 |
0 |
0 |
T29 |
0 |
79 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24485228 |
125306 |
0 |
0 |
T1 |
1263 |
497 |
0 |
0 |
T2 |
703589 |
1480 |
0 |
0 |
T3 |
869486 |
675 |
0 |
0 |
T5 |
138 |
0 |
0 |
0 |
T9 |
0 |
1545 |
0 |
0 |
T10 |
0 |
1797 |
0 |
0 |
T11 |
0 |
37 |
0 |
0 |
T12 |
0 |
1058 |
0 |
0 |
T13 |
0 |
663 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T16 |
111 |
0 |
0 |
0 |
T17 |
257 |
0 |
0 |
0 |
T18 |
124 |
0 |
0 |
0 |
T19 |
374 |
0 |
0 |
0 |
T20 |
622 |
0 |
0 |
0 |
T21 |
77 |
0 |
0 |
0 |
T29 |
0 |
79 |
0 |
0 |