Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
944707 |
0 |
0 |
T1 |
1109559 |
460 |
0 |
0 |
T2 |
642214 |
316 |
0 |
0 |
T3 |
0 |
5566 |
0 |
0 |
T4 |
133756 |
50 |
0 |
0 |
T5 |
242981 |
100 |
0 |
0 |
T12 |
0 |
3377 |
0 |
0 |
T13 |
0 |
506 |
0 |
0 |
T14 |
0 |
5956 |
0 |
0 |
T15 |
0 |
240 |
0 |
0 |
T19 |
8719 |
0 |
0 |
0 |
T20 |
33682 |
0 |
0 |
0 |
T21 |
13841 |
0 |
0 |
0 |
T22 |
22432 |
0 |
0 |
0 |
T23 |
7076 |
0 |
0 |
0 |
T24 |
6490 |
0 |
0 |
0 |
T25 |
0 |
94 |
0 |
0 |
T28 |
0 |
60 |
0 |
0 |
T29 |
0 |
80 |
0 |
0 |
T63 |
28746 |
1 |
0 |
0 |
T64 |
21664 |
3 |
0 |
0 |
T65 |
29582 |
3 |
0 |
0 |
T66 |
10914 |
1 |
0 |
0 |
T67 |
21862 |
2 |
0 |
0 |
T69 |
24684 |
1 |
0 |
0 |
T117 |
0 |
508 |
0 |
0 |
T118 |
0 |
652 |
0 |
0 |
T119 |
11886 |
2 |
0 |
0 |
T120 |
7538 |
0 |
0 |
0 |
T121 |
19128 |
0 |
0 |
0 |
T122 |
15532 |
0 |
0 |
0 |
T123 |
9794 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
940766 |
0 |
0 |
T1 |
582297 |
460 |
0 |
0 |
T2 |
336278 |
316 |
0 |
0 |
T3 |
0 |
5386 |
0 |
0 |
T4 |
75205 |
50 |
0 |
0 |
T5 |
90380 |
100 |
0 |
0 |
T12 |
0 |
3377 |
0 |
0 |
T13 |
0 |
506 |
0 |
0 |
T14 |
0 |
5858 |
0 |
0 |
T15 |
0 |
240 |
0 |
0 |
T19 |
3629 |
0 |
0 |
0 |
T20 |
10762 |
0 |
0 |
0 |
T21 |
4483 |
0 |
0 |
0 |
T22 |
7344 |
0 |
0 |
0 |
T23 |
4245 |
0 |
0 |
0 |
T24 |
3777 |
0 |
0 |
0 |
T25 |
0 |
94 |
0 |
0 |
T28 |
0 |
60 |
0 |
0 |
T29 |
0 |
80 |
0 |
0 |
T63 |
12382 |
1 |
0 |
0 |
T64 |
8150 |
3 |
0 |
0 |
T65 |
17798 |
3 |
0 |
0 |
T66 |
4830 |
1 |
0 |
0 |
T67 |
40330 |
2 |
0 |
0 |
T69 |
9504 |
1 |
0 |
0 |
T117 |
0 |
508 |
0 |
0 |
T118 |
0 |
652 |
0 |
0 |
T119 |
4780 |
2 |
0 |
0 |
T120 |
8143 |
0 |
0 |
0 |
T121 |
36042 |
0 |
0 |
0 |
T122 |
6682 |
0 |
0 |
0 |
T123 |
4254 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481525473 |
25100 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
31909 |
10 |
0 |
0 |
T5 |
69614 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
2019 |
0 |
0 |
0 |
T20 |
8344 |
0 |
0 |
0 |
T21 |
3432 |
0 |
0 |
0 |
T22 |
5448 |
0 |
0 |
0 |
T23 |
1491 |
0 |
0 |
0 |
T24 |
1371 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
25100 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
32244 |
10 |
0 |
0 |
T5 |
35533 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481525473 |
30927 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
31909 |
20 |
0 |
0 |
T5 |
69614 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
2019 |
0 |
0 |
0 |
T20 |
8344 |
0 |
0 |
0 |
T21 |
3432 |
0 |
0 |
0 |
T22 |
5448 |
0 |
0 |
0 |
T23 |
1491 |
0 |
0 |
0 |
T24 |
1371 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30940 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30913 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481525473 |
30930 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
31909 |
20 |
0 |
0 |
T5 |
69614 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
2019 |
0 |
0 |
0 |
T20 |
8344 |
0 |
0 |
0 |
T21 |
3432 |
0 |
0 |
0 |
T22 |
5448 |
0 |
0 |
0 |
T23 |
1491 |
0 |
0 |
0 |
T24 |
1371 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240337291 |
25100 |
0 |
0 |
T1 |
115711 |
40 |
0 |
0 |
T2 |
66988 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
10389 |
10 |
0 |
0 |
T5 |
18662 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1025 |
0 |
0 |
0 |
T20 |
4160 |
0 |
0 |
0 |
T21 |
1697 |
0 |
0 |
0 |
T22 |
2810 |
0 |
0 |
0 |
T23 |
709 |
0 |
0 |
0 |
T24 |
667 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
25100 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
32244 |
10 |
0 |
0 |
T5 |
35533 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240337291 |
30986 |
0 |
0 |
T1 |
115711 |
40 |
0 |
0 |
T2 |
66988 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
10389 |
20 |
0 |
0 |
T5 |
18662 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1025 |
0 |
0 |
0 |
T20 |
4160 |
0 |
0 |
0 |
T21 |
1697 |
0 |
0 |
0 |
T22 |
2810 |
0 |
0 |
0 |
T23 |
709 |
0 |
0 |
0 |
T24 |
667 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
31014 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30981 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240337291 |
30987 |
0 |
0 |
T1 |
115711 |
40 |
0 |
0 |
T2 |
66988 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
10389 |
20 |
0 |
0 |
T5 |
18662 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1025 |
0 |
0 |
0 |
T20 |
4160 |
0 |
0 |
0 |
T21 |
1697 |
0 |
0 |
0 |
T22 |
2810 |
0 |
0 |
0 |
T23 |
709 |
0 |
0 |
0 |
T24 |
667 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120167989 |
25100 |
0 |
0 |
T1 |
57855 |
40 |
0 |
0 |
T2 |
33494 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
5196 |
10 |
0 |
0 |
T5 |
9332 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
512 |
0 |
0 |
0 |
T20 |
2080 |
0 |
0 |
0 |
T21 |
849 |
0 |
0 |
0 |
T22 |
1404 |
0 |
0 |
0 |
T23 |
354 |
0 |
0 |
0 |
T24 |
333 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
25100 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
32244 |
10 |
0 |
0 |
T5 |
35533 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120167989 |
30979 |
0 |
0 |
T1 |
57855 |
40 |
0 |
0 |
T2 |
33494 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
5196 |
20 |
0 |
0 |
T5 |
9332 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
512 |
0 |
0 |
0 |
T20 |
2080 |
0 |
0 |
0 |
T21 |
849 |
0 |
0 |
0 |
T22 |
1404 |
0 |
0 |
0 |
T23 |
354 |
0 |
0 |
0 |
T24 |
333 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
31018 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30976 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120167989 |
30986 |
0 |
0 |
T1 |
57855 |
40 |
0 |
0 |
T2 |
33494 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
5196 |
20 |
0 |
0 |
T5 |
9332 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
512 |
0 |
0 |
0 |
T20 |
2080 |
0 |
0 |
0 |
T21 |
849 |
0 |
0 |
0 |
T22 |
1404 |
0 |
0 |
0 |
T23 |
354 |
0 |
0 |
0 |
T24 |
333 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512474851 |
25100 |
0 |
0 |
T1 |
241297 |
40 |
0 |
0 |
T2 |
139646 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
33240 |
10 |
0 |
0 |
T5 |
72516 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
2103 |
0 |
0 |
0 |
T20 |
8693 |
0 |
0 |
0 |
T21 |
3576 |
0 |
0 |
0 |
T22 |
5675 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1428 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
25100 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
32244 |
10 |
0 |
0 |
T5 |
35533 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512474851 |
30914 |
0 |
0 |
T1 |
241297 |
40 |
0 |
0 |
T2 |
139646 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
33240 |
20 |
0 |
0 |
T5 |
72516 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
2103 |
0 |
0 |
0 |
T20 |
8693 |
0 |
0 |
0 |
T21 |
3576 |
0 |
0 |
0 |
T22 |
5675 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1428 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30927 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30905 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512474851 |
30917 |
0 |
0 |
T1 |
241297 |
40 |
0 |
0 |
T2 |
139646 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
33240 |
20 |
0 |
0 |
T5 |
72516 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
2103 |
0 |
0 |
0 |
T20 |
8693 |
0 |
0 |
0 |
T21 |
3576 |
0 |
0 |
0 |
T22 |
5675 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1428 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245884127 |
24657 |
0 |
0 |
T1 |
115824 |
40 |
0 |
0 |
T2 |
67031 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
15955 |
6 |
0 |
0 |
T5 |
34808 |
10 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
4172 |
0 |
0 |
0 |
T21 |
1716 |
0 |
0 |
0 |
T22 |
2724 |
0 |
0 |
0 |
T23 |
744 |
0 |
0 |
0 |
T24 |
686 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
6 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
25100 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
304 |
0 |
0 |
T4 |
32244 |
10 |
0 |
0 |
T5 |
35533 |
20 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245884127 |
30721 |
0 |
0 |
T1 |
115824 |
40 |
0 |
0 |
T2 |
67031 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
15955 |
19 |
0 |
0 |
T5 |
34808 |
37 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
4172 |
0 |
0 |
0 |
T21 |
1716 |
0 |
0 |
0 |
T22 |
2724 |
0 |
0 |
0 |
T23 |
744 |
0 |
0 |
0 |
T24 |
686 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T29 |
0 |
24 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30940 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
20 |
0 |
0 |
T5 |
35533 |
40 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
24 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30600 |
0 |
0 |
T1 |
231637 |
40 |
0 |
0 |
T2 |
134055 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
32244 |
18 |
0 |
0 |
T5 |
35533 |
35 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
2085 |
0 |
0 |
0 |
T21 |
893 |
0 |
0 |
0 |
T22 |
1475 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1357 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
19 |
0 |
0 |
T29 |
0 |
24 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245884127 |
30757 |
0 |
0 |
T1 |
115824 |
40 |
0 |
0 |
T2 |
67031 |
24 |
0 |
0 |
T3 |
0 |
309 |
0 |
0 |
T4 |
15955 |
20 |
0 |
0 |
T5 |
34808 |
38 |
0 |
0 |
T12 |
0 |
170 |
0 |
0 |
T13 |
0 |
38 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
4172 |
0 |
0 |
0 |
T21 |
1716 |
0 |
0 |
0 |
T22 |
2724 |
0 |
0 |
0 |
T23 |
744 |
0 |
0 |
0 |
T24 |
686 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T29 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T65,T66 |
1 | 0 | Covered | T61,T65,T66 |
1 | 1 | Covered | T121,T124,T125 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T65,T66 |
1 | 0 | Covered | T121,T124,T125 |
1 | 1 | Covered | T61,T65,T66 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
31 |
0 |
0 |
T61 |
5743 |
2 |
0 |
0 |
T64 |
10832 |
1 |
0 |
0 |
T65 |
14791 |
1 |
0 |
0 |
T66 |
5457 |
1 |
0 |
0 |
T67 |
10931 |
2 |
0 |
0 |
T121 |
9564 |
3 |
0 |
0 |
T122 |
7766 |
1 |
0 |
0 |
T123 |
9794 |
1 |
0 |
0 |
T126 |
2418 |
2 |
0 |
0 |
T127 |
5394 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481525473 |
31 |
0 |
0 |
T61 |
5743 |
2 |
0 |
0 |
T64 |
10398 |
1 |
0 |
0 |
T65 |
19188 |
1 |
0 |
0 |
T66 |
5573 |
1 |
0 |
0 |
T67 |
41976 |
2 |
0 |
0 |
T121 |
38256 |
3 |
0 |
0 |
T122 |
7454 |
1 |
0 |
0 |
T123 |
9895 |
1 |
0 |
0 |
T126 |
25802 |
2 |
0 |
0 |
T127 |
5394 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T62,T68 |
1 | 0 | Covered | T61,T62,T68 |
1 | 1 | Covered | T61,T125 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T62,T68 |
1 | 0 | Covered | T61,T125 |
1 | 1 | Covered | T61,T62,T68 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
33 |
0 |
0 |
T61 |
5743 |
2 |
0 |
0 |
T62 |
10411 |
1 |
0 |
0 |
T64 |
10832 |
1 |
0 |
0 |
T65 |
14791 |
1 |
0 |
0 |
T67 |
10931 |
2 |
0 |
0 |
T68 |
2703 |
1 |
0 |
0 |
T69 |
12342 |
1 |
0 |
0 |
T121 |
9564 |
1 |
0 |
0 |
T126 |
2418 |
2 |
0 |
0 |
T128 |
7779 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481525473 |
33 |
0 |
0 |
T61 |
5743 |
2 |
0 |
0 |
T62 |
41642 |
1 |
0 |
0 |
T64 |
10398 |
1 |
0 |
0 |
T65 |
19188 |
1 |
0 |
0 |
T67 |
41976 |
2 |
0 |
0 |
T68 |
9270 |
1 |
0 |
0 |
T69 |
11847 |
1 |
0 |
0 |
T121 |
38256 |
1 |
0 |
0 |
T126 |
25802 |
2 |
0 |
0 |
T128 |
15557 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T63,T69,T65 |
1 | 0 | Covered | T63,T69,T65 |
1 | 1 | Covered | T119,T67,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T63,T69,T65 |
1 | 0 | Covered | T119,T67,T129 |
1 | 1 | Covered | T63,T69,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
36 |
0 |
0 |
T63 |
14373 |
1 |
0 |
0 |
T64 |
10832 |
3 |
0 |
0 |
T65 |
14791 |
3 |
0 |
0 |
T66 |
5457 |
1 |
0 |
0 |
T67 |
10931 |
2 |
0 |
0 |
T69 |
12342 |
1 |
0 |
0 |
T119 |
5943 |
2 |
0 |
0 |
T121 |
9564 |
2 |
0 |
0 |
T122 |
7766 |
1 |
0 |
0 |
T123 |
9794 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240337291 |
36 |
0 |
0 |
T63 |
6191 |
1 |
0 |
0 |
T64 |
4075 |
3 |
0 |
0 |
T65 |
8899 |
3 |
0 |
0 |
T66 |
2415 |
1 |
0 |
0 |
T67 |
20165 |
2 |
0 |
0 |
T69 |
4752 |
1 |
0 |
0 |
T119 |
2390 |
2 |
0 |
0 |
T121 |
18021 |
2 |
0 |
0 |
T122 |
3341 |
1 |
0 |
0 |
T123 |
4254 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T63,T69,T65 |
1 | 0 | Covered | T63,T69,T65 |
1 | 1 | Covered | T63,T119,T67 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T63,T69,T65 |
1 | 0 | Covered | T63,T119,T67 |
1 | 1 | Covered | T63,T69,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
39 |
0 |
0 |
T63 |
14373 |
2 |
0 |
0 |
T64 |
10832 |
2 |
0 |
0 |
T65 |
14791 |
2 |
0 |
0 |
T66 |
5457 |
1 |
0 |
0 |
T67 |
10931 |
3 |
0 |
0 |
T69 |
12342 |
1 |
0 |
0 |
T119 |
5943 |
2 |
0 |
0 |
T120 |
7538 |
1 |
0 |
0 |
T121 |
9564 |
3 |
0 |
0 |
T122 |
7766 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240337291 |
39 |
0 |
0 |
T63 |
6191 |
2 |
0 |
0 |
T64 |
4075 |
2 |
0 |
0 |
T65 |
8899 |
2 |
0 |
0 |
T66 |
2415 |
1 |
0 |
0 |
T67 |
20165 |
3 |
0 |
0 |
T69 |
4752 |
1 |
0 |
0 |
T119 |
2390 |
2 |
0 |
0 |
T120 |
8143 |
1 |
0 |
0 |
T121 |
18021 |
3 |
0 |
0 |
T122 |
3341 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T63,T69,T66 |
1 | 0 | Covered | T63,T69,T66 |
1 | 1 | Covered | T67,T64,T128 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T63,T69,T66 |
1 | 0 | Covered | T67,T64,T128 |
1 | 1 | Covered | T63,T69,T66 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
26 |
0 |
0 |
T63 |
14373 |
1 |
0 |
0 |
T64 |
10832 |
2 |
0 |
0 |
T66 |
5457 |
1 |
0 |
0 |
T67 |
10931 |
3 |
0 |
0 |
T69 |
12342 |
2 |
0 |
0 |
T71 |
10719 |
1 |
0 |
0 |
T119 |
5943 |
1 |
0 |
0 |
T120 |
7538 |
1 |
0 |
0 |
T122 |
7766 |
1 |
0 |
0 |
T128 |
7779 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120167989 |
26 |
0 |
0 |
T63 |
3096 |
1 |
0 |
0 |
T64 |
2038 |
2 |
0 |
0 |
T66 |
1206 |
1 |
0 |
0 |
T67 |
10083 |
3 |
0 |
0 |
T69 |
2375 |
2 |
0 |
0 |
T71 |
10235 |
1 |
0 |
0 |
T119 |
1194 |
1 |
0 |
0 |
T120 |
4074 |
1 |
0 |
0 |
T122 |
1670 |
1 |
0 |
0 |
T128 |
3226 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T63,T69 |
1 | 0 | Covered | T61,T63,T69 |
1 | 1 | Covered | T64,T128,T130 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T63,T69 |
1 | 0 | Covered | T64,T128,T130 |
1 | 1 | Covered | T61,T63,T69 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30 |
0 |
0 |
T61 |
5743 |
2 |
0 |
0 |
T63 |
14373 |
1 |
0 |
0 |
T64 |
10832 |
2 |
0 |
0 |
T66 |
5457 |
1 |
0 |
0 |
T67 |
10931 |
2 |
0 |
0 |
T69 |
12342 |
2 |
0 |
0 |
T119 |
5943 |
2 |
0 |
0 |
T122 |
7766 |
1 |
0 |
0 |
T127 |
5394 |
1 |
0 |
0 |
T128 |
7779 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120167989 |
30 |
0 |
0 |
T61 |
1281 |
2 |
0 |
0 |
T63 |
3096 |
1 |
0 |
0 |
T64 |
2038 |
2 |
0 |
0 |
T66 |
1206 |
1 |
0 |
0 |
T67 |
10083 |
2 |
0 |
0 |
T69 |
2375 |
2 |
0 |
0 |
T119 |
1194 |
2 |
0 |
0 |
T122 |
1670 |
1 |
0 |
0 |
T127 |
1124 |
1 |
0 |
0 |
T128 |
3226 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T62,T63,T69 |
1 | 0 | Covered | T62,T63,T69 |
1 | 1 | Covered | T69,T131,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T62,T63,T69 |
1 | 0 | Covered | T69,T131,T132 |
1 | 1 | Covered | T62,T63,T69 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
36 |
0 |
0 |
T62 |
10411 |
1 |
0 |
0 |
T63 |
14373 |
1 |
0 |
0 |
T64 |
10832 |
2 |
0 |
0 |
T65 |
14791 |
1 |
0 |
0 |
T69 |
12342 |
4 |
0 |
0 |
T70 |
7313 |
1 |
0 |
0 |
T71 |
10719 |
3 |
0 |
0 |
T120 |
7538 |
2 |
0 |
0 |
T121 |
9564 |
1 |
0 |
0 |
T126 |
2418 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512474851 |
36 |
0 |
0 |
T62 |
43379 |
1 |
0 |
0 |
T63 |
14373 |
1 |
0 |
0 |
T64 |
10832 |
2 |
0 |
0 |
T65 |
19989 |
1 |
0 |
0 |
T69 |
12342 |
4 |
0 |
0 |
T70 |
31796 |
1 |
0 |
0 |
T71 |
44666 |
3 |
0 |
0 |
T120 |
18845 |
2 |
0 |
0 |
T121 |
39852 |
1 |
0 |
0 |
T126 |
26878 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T63,T69,T66 |
1 | 0 | Covered | T63,T69,T66 |
1 | 1 | Covered | T70,T133,T134 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T63,T69,T66 |
1 | 0 | Covered | T70,T133,T134 |
1 | 1 | Covered | T63,T69,T66 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
29 |
0 |
0 |
T63 |
14373 |
1 |
0 |
0 |
T64 |
10832 |
2 |
0 |
0 |
T66 |
5457 |
1 |
0 |
0 |
T69 |
12342 |
2 |
0 |
0 |
T70 |
7313 |
2 |
0 |
0 |
T71 |
10719 |
1 |
0 |
0 |
T119 |
5943 |
1 |
0 |
0 |
T121 |
9564 |
1 |
0 |
0 |
T126 |
2418 |
1 |
0 |
0 |
T127 |
5394 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512474851 |
29 |
0 |
0 |
T63 |
14373 |
1 |
0 |
0 |
T64 |
10832 |
2 |
0 |
0 |
T66 |
5806 |
1 |
0 |
0 |
T69 |
12342 |
2 |
0 |
0 |
T70 |
31796 |
2 |
0 |
0 |
T71 |
44666 |
1 |
0 |
0 |
T119 |
5943 |
1 |
0 |
0 |
T121 |
39852 |
1 |
0 |
0 |
T126 |
26878 |
1 |
0 |
0 |
T127 |
5620 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T68,T69 |
1 | 0 | Covered | T61,T68,T69 |
1 | 1 | Covered | T61,T65,T130 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T68,T69 |
1 | 0 | Covered | T61,T65,T130 |
1 | 1 | Covered | T61,T68,T69 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
30 |
0 |
0 |
T61 |
5743 |
2 |
0 |
0 |
T64 |
10832 |
2 |
0 |
0 |
T65 |
14791 |
2 |
0 |
0 |
T68 |
2703 |
1 |
0 |
0 |
T69 |
12342 |
1 |
0 |
0 |
T70 |
7313 |
1 |
0 |
0 |
T119 |
5943 |
1 |
0 |
0 |
T121 |
9564 |
1 |
0 |
0 |
T123 |
9794 |
2 |
0 |
0 |
T133 |
10430 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245884127 |
30 |
0 |
0 |
T61 |
2872 |
2 |
0 |
0 |
T64 |
5199 |
2 |
0 |
0 |
T65 |
9594 |
2 |
0 |
0 |
T68 |
4636 |
1 |
0 |
0 |
T69 |
5924 |
1 |
0 |
0 |
T70 |
15262 |
1 |
0 |
0 |
T119 |
2852 |
1 |
0 |
0 |
T121 |
19129 |
1 |
0 |
0 |
T123 |
4947 |
2 |
0 |
0 |
T133 |
5215 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T68,T69 |
1 | 0 | Covered | T61,T68,T69 |
1 | 1 | Covered | T61,T132,T135 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T61,T68,T69 |
1 | 0 | Covered | T61,T132,T135 |
1 | 1 | Covered | T61,T68,T69 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157098638 |
34 |
0 |
0 |
T61 |
5743 |
2 |
0 |
0 |
T64 |
10832 |
1 |
0 |
0 |
T65 |
14791 |
2 |
0 |
0 |
T67 |
10931 |
2 |
0 |
0 |
T68 |
2703 |
1 |
0 |
0 |
T69 |
12342 |
1 |
0 |
0 |
T71 |
10719 |
1 |
0 |
0 |
T119 |
5943 |
1 |
0 |
0 |
T121 |
9564 |
1 |
0 |
0 |
T128 |
7779 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
245884127 |
34 |
0 |
0 |
T61 |
2872 |
2 |
0 |
0 |
T64 |
5199 |
1 |
0 |
0 |
T65 |
9594 |
2 |
0 |
0 |
T67 |
20989 |
2 |
0 |
0 |
T68 |
4636 |
1 |
0 |
0 |
T69 |
5924 |
1 |
0 |
0 |
T71 |
21439 |
1 |
0 |
0 |
T119 |
2852 |
1 |
0 |
0 |
T121 |
19129 |
1 |
0 |
0 |
T128 |
7779 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
478977807 |
95625 |
0 |
0 |
T1 |
231637 |
85 |
0 |
0 |
T2 |
134055 |
61 |
0 |
0 |
T3 |
0 |
1091 |
0 |
0 |
T4 |
31909 |
0 |
0 |
0 |
T5 |
69614 |
0 |
0 |
0 |
T12 |
0 |
697 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1420 |
0 |
0 |
T15 |
0 |
63 |
0 |
0 |
T19 |
2019 |
0 |
0 |
0 |
T20 |
8344 |
0 |
0 |
0 |
T21 |
3432 |
0 |
0 |
0 |
T22 |
5448 |
0 |
0 |
0 |
T23 |
1491 |
0 |
0 |
0 |
T24 |
1371 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
115 |
0 |
0 |
T118 |
0 |
127 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16993140 |
94525 |
0 |
0 |
T1 |
828 |
85 |
0 |
0 |
T2 |
295 |
61 |
0 |
0 |
T3 |
0 |
1031 |
0 |
0 |
T4 |
82 |
0 |
0 |
0 |
T5 |
163 |
0 |
0 |
0 |
T12 |
0 |
697 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1420 |
0 |
0 |
T15 |
0 |
63 |
0 |
0 |
T19 |
146 |
0 |
0 |
0 |
T20 |
608 |
0 |
0 |
0 |
T21 |
250 |
0 |
0 |
0 |
T22 |
396 |
0 |
0 |
0 |
T23 |
108 |
0 |
0 |
0 |
T24 |
99 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
115 |
0 |
0 |
T118 |
0 |
127 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239111273 |
95064 |
0 |
0 |
T1 |
115711 |
85 |
0 |
0 |
T2 |
66988 |
61 |
0 |
0 |
T3 |
0 |
1089 |
0 |
0 |
T4 |
10389 |
0 |
0 |
0 |
T5 |
18662 |
0 |
0 |
0 |
T12 |
0 |
697 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1420 |
0 |
0 |
T15 |
0 |
63 |
0 |
0 |
T19 |
1025 |
0 |
0 |
0 |
T20 |
4160 |
0 |
0 |
0 |
T21 |
1697 |
0 |
0 |
0 |
T22 |
2810 |
0 |
0 |
0 |
T23 |
709 |
0 |
0 |
0 |
T24 |
667 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
115 |
0 |
0 |
T118 |
0 |
127 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16993140 |
93970 |
0 |
0 |
T1 |
828 |
85 |
0 |
0 |
T2 |
295 |
61 |
0 |
0 |
T3 |
0 |
1029 |
0 |
0 |
T4 |
82 |
0 |
0 |
0 |
T5 |
163 |
0 |
0 |
0 |
T12 |
0 |
697 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1420 |
0 |
0 |
T15 |
0 |
63 |
0 |
0 |
T19 |
146 |
0 |
0 |
0 |
T20 |
608 |
0 |
0 |
0 |
T21 |
250 |
0 |
0 |
0 |
T22 |
396 |
0 |
0 |
0 |
T23 |
108 |
0 |
0 |
0 |
T24 |
99 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
115 |
0 |
0 |
T118 |
0 |
127 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
119554971 |
93841 |
0 |
0 |
T1 |
57855 |
85 |
0 |
0 |
T2 |
33494 |
61 |
0 |
0 |
T3 |
0 |
1085 |
0 |
0 |
T4 |
5196 |
0 |
0 |
0 |
T5 |
9332 |
0 |
0 |
0 |
T12 |
0 |
679 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1420 |
0 |
0 |
T15 |
0 |
63 |
0 |
0 |
T19 |
512 |
0 |
0 |
0 |
T20 |
2080 |
0 |
0 |
0 |
T21 |
849 |
0 |
0 |
0 |
T22 |
1404 |
0 |
0 |
0 |
T23 |
354 |
0 |
0 |
0 |
T24 |
333 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
115 |
0 |
0 |
T118 |
0 |
127 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
16993140 |
92764 |
0 |
0 |
T1 |
828 |
85 |
0 |
0 |
T2 |
295 |
61 |
0 |
0 |
T3 |
0 |
1025 |
0 |
0 |
T4 |
82 |
0 |
0 |
0 |
T5 |
163 |
0 |
0 |
0 |
T12 |
0 |
679 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1420 |
0 |
0 |
T15 |
0 |
63 |
0 |
0 |
T19 |
146 |
0 |
0 |
0 |
T20 |
608 |
0 |
0 |
0 |
T21 |
250 |
0 |
0 |
0 |
T22 |
396 |
0 |
0 |
0 |
T23 |
108 |
0 |
0 |
0 |
T24 |
99 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
115 |
0 |
0 |
T118 |
0 |
127 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509820917 |
114006 |
0 |
0 |
T1 |
241297 |
85 |
0 |
0 |
T2 |
139646 |
61 |
0 |
0 |
T3 |
0 |
1379 |
0 |
0 |
T4 |
33240 |
0 |
0 |
0 |
T5 |
72516 |
0 |
0 |
0 |
T12 |
0 |
794 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1696 |
0 |
0 |
T15 |
0 |
51 |
0 |
0 |
T19 |
2103 |
0 |
0 |
0 |
T20 |
8693 |
0 |
0 |
0 |
T21 |
3576 |
0 |
0 |
0 |
T22 |
5675 |
0 |
0 |
0 |
T23 |
1552 |
0 |
0 |
0 |
T24 |
1428 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
163 |
0 |
0 |
T118 |
0 |
271 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17383680 |
113018 |
0 |
0 |
T1 |
828 |
85 |
0 |
0 |
T2 |
295 |
61 |
0 |
0 |
T3 |
0 |
1379 |
0 |
0 |
T4 |
82 |
0 |
0 |
0 |
T5 |
163 |
0 |
0 |
0 |
T12 |
0 |
794 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1598 |
0 |
0 |
T15 |
0 |
51 |
0 |
0 |
T19 |
146 |
0 |
0 |
0 |
T20 |
608 |
0 |
0 |
0 |
T21 |
250 |
0 |
0 |
0 |
T22 |
396 |
0 |
0 |
0 |
T23 |
108 |
0 |
0 |
0 |
T24 |
99 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
163 |
0 |
0 |
T118 |
0 |
271 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T25 |
1 | 0 | Covered | T1,T2,T25 |
1 | 1 | Covered | T1,T2,T25 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
244610269 |
111888 |
0 |
0 |
T1 |
115824 |
85 |
0 |
0 |
T2 |
67031 |
61 |
0 |
0 |
T3 |
0 |
1323 |
0 |
0 |
T4 |
15955 |
0 |
0 |
0 |
T5 |
34808 |
0 |
0 |
0 |
T12 |
0 |
815 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1756 |
0 |
0 |
T15 |
0 |
75 |
0 |
0 |
T19 |
1010 |
0 |
0 |
0 |
T20 |
4172 |
0 |
0 |
0 |
T21 |
1716 |
0 |
0 |
0 |
T22 |
2724 |
0 |
0 |
0 |
T23 |
744 |
0 |
0 |
0 |
T24 |
686 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
151 |
0 |
0 |
T118 |
0 |
223 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17080250 |
111249 |
0 |
0 |
T1 |
828 |
85 |
0 |
0 |
T2 |
295 |
61 |
0 |
0 |
T3 |
0 |
1323 |
0 |
0 |
T4 |
82 |
0 |
0 |
0 |
T5 |
163 |
0 |
0 |
0 |
T12 |
0 |
815 |
0 |
0 |
T13 |
0 |
98 |
0 |
0 |
T14 |
0 |
1756 |
0 |
0 |
T15 |
0 |
75 |
0 |
0 |
T19 |
146 |
0 |
0 |
0 |
T20 |
608 |
0 |
0 |
0 |
T21 |
250 |
0 |
0 |
0 |
T22 |
396 |
0 |
0 |
0 |
T23 |
108 |
0 |
0 |
0 |
T24 |
99 |
0 |
0 |
0 |
T25 |
0 |
19 |
0 |
0 |
T117 |
0 |
151 |
0 |
0 |
T118 |
0 |
223 |
0 |
0 |