Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T13 |
28 |
28 |
0 |
0 |
T14 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3862462 |
3860611 |
0 |
0 |
T2 |
3543282 |
3537278 |
0 |
0 |
T4 |
74555 |
72376 |
0 |
0 |
T5 |
34106 |
29784 |
0 |
0 |
T13 |
64311 |
62796 |
0 |
0 |
T14 |
72697 |
70587 |
0 |
0 |
T15 |
95926 |
91247 |
0 |
0 |
T16 |
72706 |
70043 |
0 |
0 |
T17 |
37244 |
32580 |
0 |
0 |
T18 |
68282 |
66305 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
956180628 |
941092446 |
0 |
14490 |
T1 |
359298 |
359082 |
0 |
18 |
T2 |
236712 |
236214 |
0 |
18 |
T4 |
5970 |
5754 |
0 |
18 |
T5 |
7764 |
6672 |
0 |
18 |
T13 |
5982 |
5802 |
0 |
18 |
T14 |
11118 |
10740 |
0 |
18 |
T15 |
22044 |
20838 |
0 |
18 |
T16 |
15258 |
14610 |
0 |
18 |
T17 |
8406 |
7248 |
0 |
18 |
T18 |
13242 |
12792 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1357368 |
1356586 |
0 |
21 |
T2 |
1301927 |
1299387 |
0 |
21 |
T4 |
26690 |
25765 |
0 |
21 |
T5 |
9140 |
7849 |
0 |
21 |
T13 |
22617 |
21987 |
0 |
21 |
T14 |
22856 |
22086 |
0 |
21 |
T15 |
25571 |
24172 |
0 |
21 |
T16 |
20278 |
19422 |
0 |
21 |
T17 |
10039 |
8660 |
0 |
21 |
T18 |
19215 |
18568 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196326 |
0 |
0 |
T1 |
1357368 |
4 |
0 |
0 |
T2 |
1301927 |
426 |
0 |
0 |
T4 |
26690 |
38 |
0 |
0 |
T5 |
9140 |
31 |
0 |
0 |
T6 |
0 |
57 |
0 |
0 |
T13 |
22617 |
8 |
0 |
0 |
T14 |
22856 |
16 |
0 |
0 |
T15 |
25571 |
138 |
0 |
0 |
T16 |
20278 |
251 |
0 |
0 |
T17 |
10039 |
27 |
0 |
0 |
T18 |
19215 |
223 |
0 |
0 |
T36 |
0 |
67 |
0 |
0 |
T72 |
0 |
17 |
0 |
0 |
T73 |
0 |
103 |
0 |
0 |
T86 |
0 |
48 |
0 |
0 |
T87 |
0 |
59 |
0 |
0 |
T88 |
0 |
37 |
0 |
0 |
T90 |
0 |
12 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2145796 |
2144904 |
0 |
0 |
T2 |
2004643 |
2001560 |
0 |
0 |
T4 |
41895 |
40818 |
0 |
0 |
T5 |
17202 |
15224 |
0 |
0 |
T13 |
35712 |
34968 |
0 |
0 |
T14 |
38723 |
37722 |
0 |
0 |
T15 |
48311 |
46198 |
0 |
0 |
T16 |
37170 |
35972 |
0 |
0 |
T17 |
18799 |
16633 |
0 |
0 |
T18 |
35825 |
34906 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T17 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T17 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T17 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T17 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T17 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
534026253 |
529740496 |
0 |
0 |
T1 |
239530 |
239395 |
0 |
0 |
T2 |
236707 |
236258 |
0 |
0 |
T4 |
4780 |
4618 |
0 |
0 |
T5 |
1268 |
1092 |
0 |
0 |
T13 |
3991 |
3884 |
0 |
0 |
T14 |
3706 |
3585 |
0 |
0 |
T15 |
3527 |
3337 |
0 |
0 |
T16 |
2940 |
2819 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2865 |
2771 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
534026253 |
529733428 |
0 |
2415 |
T1 |
239530 |
239392 |
0 |
3 |
T2 |
236707 |
236249 |
0 |
3 |
T4 |
4780 |
4615 |
0 |
3 |
T5 |
1268 |
1089 |
0 |
3 |
T13 |
3991 |
3881 |
0 |
3 |
T14 |
3706 |
3582 |
0 |
3 |
T15 |
3527 |
3334 |
0 |
3 |
T16 |
2940 |
2816 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2865 |
2768 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
534026253 |
28624 |
0 |
0 |
T1 |
239530 |
0 |
0 |
0 |
T2 |
236707 |
86 |
0 |
0 |
T4 |
4780 |
9 |
0 |
0 |
T5 |
1268 |
8 |
0 |
0 |
T13 |
3991 |
0 |
0 |
0 |
T14 |
3706 |
0 |
0 |
0 |
T15 |
3527 |
0 |
0 |
0 |
T16 |
2940 |
0 |
0 |
0 |
T17 |
1401 |
8 |
0 |
0 |
T18 |
2865 |
90 |
0 |
0 |
T36 |
0 |
33 |
0 |
0 |
T72 |
0 |
9 |
0 |
0 |
T73 |
0 |
50 |
0 |
0 |
T86 |
0 |
11 |
0 |
0 |
T87 |
0 |
23 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T17,T18 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T17,T18 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T17,T18 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T17,T18 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T17,T18 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T17,T18 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156848741 |
0 |
2415 |
T1 |
59883 |
59847 |
0 |
3 |
T2 |
39452 |
39369 |
0 |
3 |
T4 |
995 |
959 |
0 |
3 |
T5 |
1294 |
1112 |
0 |
3 |
T13 |
997 |
967 |
0 |
3 |
T14 |
1853 |
1790 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
2543 |
2435 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2207 |
2132 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
17734 |
0 |
0 |
T1 |
59883 |
0 |
0 |
0 |
T2 |
39452 |
56 |
0 |
0 |
T4 |
995 |
7 |
0 |
0 |
T5 |
1294 |
0 |
0 |
0 |
T6 |
0 |
57 |
0 |
0 |
T13 |
997 |
0 |
0 |
0 |
T14 |
1853 |
0 |
0 |
0 |
T15 |
3674 |
0 |
0 |
0 |
T16 |
2543 |
0 |
0 |
0 |
T17 |
1401 |
8 |
0 |
0 |
T18 |
2207 |
34 |
0 |
0 |
T36 |
0 |
24 |
0 |
0 |
T86 |
0 |
22 |
0 |
0 |
T87 |
0 |
18 |
0 |
0 |
T88 |
0 |
37 |
0 |
0 |
T90 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T17 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T17 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T17 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T17 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T17 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156848741 |
0 |
2415 |
T1 |
59883 |
59847 |
0 |
3 |
T2 |
39452 |
39369 |
0 |
3 |
T4 |
995 |
959 |
0 |
3 |
T5 |
1294 |
1112 |
0 |
3 |
T13 |
997 |
967 |
0 |
3 |
T14 |
1853 |
1790 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
2543 |
2435 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2207 |
2132 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
19915 |
0 |
0 |
T1 |
59883 |
0 |
0 |
0 |
T2 |
39452 |
48 |
0 |
0 |
T4 |
995 |
4 |
0 |
0 |
T5 |
1294 |
5 |
0 |
0 |
T13 |
997 |
0 |
0 |
0 |
T14 |
1853 |
0 |
0 |
0 |
T15 |
3674 |
0 |
0 |
0 |
T16 |
2543 |
0 |
0 |
0 |
T17 |
1401 |
1 |
0 |
0 |
T18 |
2207 |
32 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
T72 |
0 |
8 |
0 |
0 |
T73 |
0 |
53 |
0 |
0 |
T86 |
0 |
15 |
0 |
0 |
T87 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
566259418 |
0 |
0 |
T1 |
249518 |
249463 |
0 |
0 |
T2 |
246579 |
246267 |
0 |
0 |
T4 |
4980 |
4896 |
0 |
0 |
T5 |
1321 |
1252 |
0 |
0 |
T13 |
4158 |
4103 |
0 |
0 |
T14 |
3861 |
3806 |
0 |
0 |
T15 |
3674 |
3619 |
0 |
0 |
T16 |
3063 |
3037 |
0 |
0 |
T17 |
1459 |
1362 |
0 |
0 |
T18 |
2984 |
2944 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
566259418 |
0 |
0 |
T1 |
249518 |
249463 |
0 |
0 |
T2 |
246579 |
246267 |
0 |
0 |
T4 |
4980 |
4896 |
0 |
0 |
T5 |
1321 |
1252 |
0 |
0 |
T13 |
4158 |
4103 |
0 |
0 |
T14 |
3861 |
3806 |
0 |
0 |
T15 |
3674 |
3619 |
0 |
0 |
T16 |
3063 |
3037 |
0 |
0 |
T17 |
1459 |
1362 |
0 |
0 |
T18 |
2984 |
2944 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
534026253 |
531910426 |
0 |
0 |
T1 |
239530 |
239477 |
0 |
0 |
T2 |
236707 |
236408 |
0 |
0 |
T4 |
4780 |
4700 |
0 |
0 |
T5 |
1268 |
1202 |
0 |
0 |
T13 |
3991 |
3938 |
0 |
0 |
T14 |
3706 |
3654 |
0 |
0 |
T15 |
3527 |
3475 |
0 |
0 |
T16 |
2940 |
2915 |
0 |
0 |
T17 |
1401 |
1307 |
0 |
0 |
T18 |
2865 |
2826 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
534026253 |
531910426 |
0 |
0 |
T1 |
239530 |
239477 |
0 |
0 |
T2 |
236707 |
236408 |
0 |
0 |
T4 |
4780 |
4700 |
0 |
0 |
T5 |
1268 |
1202 |
0 |
0 |
T13 |
3991 |
3938 |
0 |
0 |
T14 |
3706 |
3654 |
0 |
0 |
T15 |
3527 |
3475 |
0 |
0 |
T16 |
2940 |
2915 |
0 |
0 |
T17 |
1401 |
1307 |
0 |
0 |
T18 |
2865 |
2826 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
266300058 |
266300058 |
0 |
0 |
T1 |
119739 |
119739 |
0 |
0 |
T2 |
119981 |
119981 |
0 |
0 |
T4 |
2570 |
2570 |
0 |
0 |
T5 |
621 |
621 |
0 |
0 |
T13 |
1969 |
1969 |
0 |
0 |
T14 |
1827 |
1827 |
0 |
0 |
T15 |
1738 |
1738 |
0 |
0 |
T16 |
1458 |
1458 |
0 |
0 |
T17 |
664 |
664 |
0 |
0 |
T18 |
2246 |
2246 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
266300058 |
266300058 |
0 |
0 |
T1 |
119739 |
119739 |
0 |
0 |
T2 |
119981 |
119981 |
0 |
0 |
T4 |
2570 |
2570 |
0 |
0 |
T5 |
621 |
621 |
0 |
0 |
T13 |
1969 |
1969 |
0 |
0 |
T14 |
1827 |
1827 |
0 |
0 |
T15 |
1738 |
1738 |
0 |
0 |
T16 |
1458 |
1458 |
0 |
0 |
T17 |
664 |
664 |
0 |
0 |
T18 |
2246 |
2246 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133149421 |
133149421 |
0 |
0 |
T1 |
59869 |
59869 |
0 |
0 |
T2 |
59989 |
59989 |
0 |
0 |
T4 |
1285 |
1285 |
0 |
0 |
T5 |
311 |
311 |
0 |
0 |
T13 |
985 |
985 |
0 |
0 |
T14 |
914 |
914 |
0 |
0 |
T15 |
869 |
869 |
0 |
0 |
T16 |
729 |
729 |
0 |
0 |
T17 |
332 |
332 |
0 |
0 |
T18 |
1120 |
1120 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
133149421 |
133149421 |
0 |
0 |
T1 |
59869 |
59869 |
0 |
0 |
T2 |
59989 |
59989 |
0 |
0 |
T4 |
1285 |
1285 |
0 |
0 |
T5 |
311 |
311 |
0 |
0 |
T13 |
985 |
985 |
0 |
0 |
T14 |
914 |
914 |
0 |
0 |
T15 |
869 |
869 |
0 |
0 |
T16 |
729 |
729 |
0 |
0 |
T17 |
332 |
332 |
0 |
0 |
T18 |
1120 |
1120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
272754415 |
271673651 |
0 |
0 |
T1 |
119770 |
119744 |
0 |
0 |
T2 |
118359 |
118211 |
0 |
0 |
T4 |
2390 |
2351 |
0 |
0 |
T5 |
633 |
600 |
0 |
0 |
T13 |
1995 |
1969 |
0 |
0 |
T14 |
1853 |
1827 |
0 |
0 |
T15 |
1763 |
1737 |
0 |
0 |
T16 |
1470 |
1457 |
0 |
0 |
T17 |
701 |
654 |
0 |
0 |
T18 |
1432 |
1412 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
272754415 |
271673651 |
0 |
0 |
T1 |
119770 |
119744 |
0 |
0 |
T2 |
118359 |
118211 |
0 |
0 |
T4 |
2390 |
2351 |
0 |
0 |
T5 |
633 |
600 |
0 |
0 |
T13 |
1995 |
1969 |
0 |
0 |
T14 |
1853 |
1827 |
0 |
0 |
T15 |
1763 |
1737 |
0 |
0 |
T16 |
1470 |
1457 |
0 |
0 |
T17 |
701 |
654 |
0 |
0 |
T18 |
1432 |
1412 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156848741 |
0 |
2415 |
T1 |
59883 |
59847 |
0 |
3 |
T2 |
39452 |
39369 |
0 |
3 |
T4 |
995 |
959 |
0 |
3 |
T5 |
1294 |
1112 |
0 |
3 |
T13 |
997 |
967 |
0 |
3 |
T14 |
1853 |
1790 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
2543 |
2435 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2207 |
2132 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156848741 |
0 |
2415 |
T1 |
59883 |
59847 |
0 |
3 |
T2 |
39452 |
39369 |
0 |
3 |
T4 |
995 |
959 |
0 |
3 |
T5 |
1294 |
1112 |
0 |
3 |
T13 |
997 |
967 |
0 |
3 |
T14 |
1853 |
1790 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
2543 |
2435 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2207 |
2132 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156848741 |
0 |
2415 |
T1 |
59883 |
59847 |
0 |
3 |
T2 |
39452 |
39369 |
0 |
3 |
T4 |
995 |
959 |
0 |
3 |
T5 |
1294 |
1112 |
0 |
3 |
T13 |
997 |
967 |
0 |
3 |
T14 |
1853 |
1790 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
2543 |
2435 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2207 |
2132 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156848741 |
0 |
2415 |
T1 |
59883 |
59847 |
0 |
3 |
T2 |
39452 |
39369 |
0 |
3 |
T4 |
995 |
959 |
0 |
3 |
T5 |
1294 |
1112 |
0 |
3 |
T13 |
997 |
967 |
0 |
3 |
T14 |
1853 |
1790 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
2543 |
2435 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2207 |
2132 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156848741 |
0 |
2415 |
T1 |
59883 |
59847 |
0 |
3 |
T2 |
39452 |
39369 |
0 |
3 |
T4 |
995 |
959 |
0 |
3 |
T5 |
1294 |
1112 |
0 |
3 |
T13 |
997 |
967 |
0 |
3 |
T14 |
1853 |
1790 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
2543 |
2435 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2207 |
2132 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156848741 |
0 |
2415 |
T1 |
59883 |
59847 |
0 |
3 |
T2 |
39452 |
39369 |
0 |
3 |
T4 |
995 |
959 |
0 |
3 |
T5 |
1294 |
1112 |
0 |
3 |
T13 |
997 |
967 |
0 |
3 |
T14 |
1853 |
1790 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
2543 |
2435 |
0 |
3 |
T17 |
1401 |
1208 |
0 |
3 |
T18 |
2207 |
2132 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159363438 |
156855978 |
0 |
0 |
T1 |
59883 |
59850 |
0 |
0 |
T2 |
39452 |
39378 |
0 |
0 |
T4 |
995 |
962 |
0 |
0 |
T5 |
1294 |
1115 |
0 |
0 |
T13 |
997 |
970 |
0 |
0 |
T14 |
1853 |
1793 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
2543 |
2438 |
0 |
0 |
T17 |
1401 |
1211 |
0 |
0 |
T18 |
2207 |
2135 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563950721 |
0 |
2415 |
T1 |
249518 |
249375 |
0 |
3 |
T2 |
246579 |
246100 |
0 |
3 |
T4 |
4980 |
4808 |
0 |
3 |
T5 |
1321 |
1134 |
0 |
3 |
T13 |
4158 |
4043 |
0 |
3 |
T14 |
3861 |
3731 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
3063 |
2934 |
0 |
3 |
T17 |
1459 |
1259 |
0 |
3 |
T18 |
2984 |
2884 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
32575 |
0 |
0 |
T1 |
249518 |
1 |
0 |
0 |
T2 |
246579 |
58 |
0 |
0 |
T4 |
4980 |
5 |
0 |
0 |
T5 |
1321 |
3 |
0 |
0 |
T13 |
4158 |
2 |
0 |
0 |
T14 |
3861 |
4 |
0 |
0 |
T15 |
3674 |
33 |
0 |
0 |
T16 |
3063 |
58 |
0 |
0 |
T17 |
1459 |
3 |
0 |
0 |
T18 |
2984 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563950721 |
0 |
2415 |
T1 |
249518 |
249375 |
0 |
3 |
T2 |
246579 |
246100 |
0 |
3 |
T4 |
4980 |
4808 |
0 |
3 |
T5 |
1321 |
1134 |
0 |
3 |
T13 |
4158 |
4043 |
0 |
3 |
T14 |
3861 |
3731 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
3063 |
2934 |
0 |
3 |
T17 |
1459 |
1259 |
0 |
3 |
T18 |
2984 |
2884 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
32408 |
0 |
0 |
T1 |
249518 |
1 |
0 |
0 |
T2 |
246579 |
66 |
0 |
0 |
T4 |
4980 |
3 |
0 |
0 |
T5 |
1321 |
5 |
0 |
0 |
T13 |
4158 |
2 |
0 |
0 |
T14 |
3861 |
4 |
0 |
0 |
T15 |
3674 |
27 |
0 |
0 |
T16 |
3063 |
71 |
0 |
0 |
T17 |
1459 |
1 |
0 |
0 |
T18 |
2984 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563950721 |
0 |
2415 |
T1 |
249518 |
249375 |
0 |
3 |
T2 |
246579 |
246100 |
0 |
3 |
T4 |
4980 |
4808 |
0 |
3 |
T5 |
1321 |
1134 |
0 |
3 |
T13 |
4158 |
4043 |
0 |
3 |
T14 |
3861 |
3731 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
3063 |
2934 |
0 |
3 |
T17 |
1459 |
1259 |
0 |
3 |
T18 |
2984 |
2884 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
32670 |
0 |
0 |
T1 |
249518 |
1 |
0 |
0 |
T2 |
246579 |
59 |
0 |
0 |
T4 |
4980 |
5 |
0 |
0 |
T5 |
1321 |
5 |
0 |
0 |
T13 |
4158 |
2 |
0 |
0 |
T14 |
3861 |
4 |
0 |
0 |
T15 |
3674 |
37 |
0 |
0 |
T16 |
3063 |
59 |
0 |
0 |
T17 |
1459 |
5 |
0 |
0 |
T18 |
2984 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T1 |
1 | Covered | T4,T5,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T1 |
0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563950721 |
0 |
2415 |
T1 |
249518 |
249375 |
0 |
3 |
T2 |
246579 |
246100 |
0 |
3 |
T4 |
4980 |
4808 |
0 |
3 |
T5 |
1321 |
1134 |
0 |
3 |
T13 |
4158 |
4043 |
0 |
3 |
T14 |
3861 |
3731 |
0 |
3 |
T15 |
3674 |
3473 |
0 |
3 |
T16 |
3063 |
2934 |
0 |
3 |
T17 |
1459 |
1259 |
0 |
3 |
T18 |
2984 |
2884 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
32400 |
0 |
0 |
T1 |
249518 |
1 |
0 |
0 |
T2 |
246579 |
53 |
0 |
0 |
T4 |
4980 |
5 |
0 |
0 |
T5 |
1321 |
5 |
0 |
0 |
T13 |
4158 |
2 |
0 |
0 |
T14 |
3861 |
4 |
0 |
0 |
T15 |
3674 |
41 |
0 |
0 |
T16 |
3063 |
63 |
0 |
0 |
T17 |
1459 |
1 |
0 |
0 |
T18 |
2984 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
568506940 |
563957846 |
0 |
0 |
T1 |
249518 |
249378 |
0 |
0 |
T2 |
246579 |
246109 |
0 |
0 |
T4 |
4980 |
4811 |
0 |
0 |
T5 |
1321 |
1137 |
0 |
0 |
T13 |
4158 |
4046 |
0 |
0 |
T14 |
3861 |
3734 |
0 |
0 |
T15 |
3674 |
3476 |
0 |
0 |
T16 |
3063 |
2937 |
0 |
0 |
T17 |
1459 |
1262 |
0 |
0 |
T18 |
2984 |
2887 |
0 |
0 |