Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4572844 |
4558538 |
0 |
0 |
T2 |
7239821 |
7219749 |
0 |
0 |
T4 |
1132897 |
198786 |
0 |
0 |
T5 |
102448 |
99114 |
0 |
0 |
T6 |
38084 |
36108 |
0 |
0 |
T7 |
74735 |
72114 |
0 |
0 |
T17 |
60218 |
55892 |
0 |
0 |
T18 |
210945 |
209564 |
0 |
0 |
T19 |
63201 |
60908 |
0 |
0 |
T20 |
141836 |
140588 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
916225362 |
901570962 |
0 |
14490 |
T1 |
1030476 |
1026954 |
0 |
18 |
T2 |
1943718 |
1937238 |
0 |
18 |
T4 |
158976 |
14544 |
0 |
18 |
T5 |
23436 |
22584 |
0 |
18 |
T6 |
4884 |
4590 |
0 |
18 |
T7 |
15486 |
14856 |
0 |
18 |
T17 |
9432 |
8652 |
0 |
18 |
T18 |
8514 |
8430 |
0 |
18 |
T19 |
14202 |
13620 |
0 |
18 |
T20 |
11778 |
11640 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1230870 |
1226653 |
0 |
21 |
T2 |
1235166 |
1231069 |
0 |
21 |
T4 |
373521 |
34376 |
0 |
21 |
T5 |
27375 |
26381 |
0 |
21 |
T6 |
12535 |
11797 |
0 |
21 |
T7 |
20966 |
20116 |
0 |
21 |
T17 |
18747 |
17212 |
0 |
21 |
T18 |
81047 |
80379 |
0 |
21 |
T19 |
16965 |
16270 |
0 |
21 |
T20 |
50283 |
49740 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
194438 |
0 |
0 |
T1 |
1230870 |
456 |
0 |
0 |
T2 |
1235166 |
4784 |
0 |
0 |
T3 |
0 |
288 |
0 |
0 |
T4 |
373521 |
40 |
0 |
0 |
T5 |
15776 |
259 |
0 |
0 |
T6 |
12535 |
29 |
0 |
0 |
T7 |
20966 |
246 |
0 |
0 |
T17 |
18747 |
110 |
0 |
0 |
T18 |
81047 |
80 |
0 |
0 |
T19 |
16965 |
157 |
0 |
0 |
T20 |
50283 |
280 |
0 |
0 |
T21 |
7824 |
75 |
0 |
0 |
T23 |
0 |
157 |
0 |
0 |
T85 |
0 |
36 |
0 |
0 |
T87 |
0 |
81 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2311498 |
2304736 |
0 |
0 |
T2 |
4060937 |
4051418 |
0 |
0 |
T4 |
600400 |
149476 |
0 |
0 |
T5 |
51637 |
50110 |
0 |
0 |
T6 |
20665 |
19682 |
0 |
0 |
T7 |
38283 |
37103 |
0 |
0 |
T17 |
32039 |
29989 |
0 |
0 |
T18 |
121384 |
120716 |
0 |
0 |
T19 |
32034 |
30979 |
0 |
0 |
T20 |
79775 |
79169 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419407684 |
415183331 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
112372 |
112031 |
0 |
0 |
T4 |
62037 |
5746 |
0 |
0 |
T5 |
3787 |
3652 |
0 |
0 |
T6 |
2111 |
1990 |
0 |
0 |
T7 |
3060 |
2939 |
0 |
0 |
T17 |
3019 |
2775 |
0 |
0 |
T18 |
15137 |
15016 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
8973 |
8879 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419407684 |
415176416 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
112372 |
112031 |
0 |
3 |
T4 |
62037 |
5716 |
0 |
3 |
T5 |
3787 |
3649 |
0 |
3 |
T6 |
2111 |
1987 |
0 |
3 |
T7 |
3060 |
2936 |
0 |
3 |
T17 |
3019 |
2772 |
0 |
3 |
T18 |
15137 |
15013 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
8973 |
8876 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419407684 |
27544 |
0 |
0 |
T1 |
171746 |
103 |
0 |
0 |
T2 |
112372 |
635 |
0 |
0 |
T4 |
62037 |
0 |
0 |
0 |
T6 |
2111 |
6 |
0 |
0 |
T7 |
3060 |
0 |
0 |
0 |
T17 |
3019 |
32 |
0 |
0 |
T18 |
15137 |
0 |
0 |
0 |
T19 |
2367 |
52 |
0 |
0 |
T20 |
8973 |
130 |
0 |
0 |
T21 |
5146 |
37 |
0 |
0 |
T23 |
0 |
54 |
0 |
0 |
T85 |
0 |
19 |
0 |
0 |
T87 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150261827 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
323953 |
322873 |
0 |
3 |
T4 |
26496 |
2424 |
0 |
3 |
T5 |
3906 |
3764 |
0 |
3 |
T6 |
814 |
765 |
0 |
3 |
T7 |
2581 |
2476 |
0 |
3 |
T17 |
1572 |
1442 |
0 |
3 |
T18 |
1419 |
1405 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
1963 |
1940 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
17079 |
0 |
0 |
T1 |
171746 |
66 |
0 |
0 |
T2 |
323953 |
432 |
0 |
0 |
T3 |
0 |
288 |
0 |
0 |
T4 |
26496 |
0 |
0 |
0 |
T6 |
814 |
3 |
0 |
0 |
T7 |
2581 |
0 |
0 |
0 |
T17 |
1572 |
7 |
0 |
0 |
T18 |
1419 |
0 |
0 |
0 |
T19 |
2367 |
41 |
0 |
0 |
T20 |
1963 |
31 |
0 |
0 |
T21 |
1339 |
3 |
0 |
0 |
T23 |
0 |
64 |
0 |
0 |
T87 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T1,T2 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T1,T2 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150261827 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
323953 |
322873 |
0 |
3 |
T4 |
26496 |
2424 |
0 |
3 |
T5 |
3906 |
3764 |
0 |
3 |
T6 |
814 |
765 |
0 |
3 |
T7 |
2581 |
2476 |
0 |
3 |
T17 |
1572 |
1442 |
0 |
3 |
T18 |
1419 |
1405 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
1963 |
1940 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
19611 |
0 |
0 |
T1 |
171746 |
58 |
0 |
0 |
T2 |
323953 |
485 |
0 |
0 |
T4 |
26496 |
0 |
0 |
0 |
T6 |
814 |
6 |
0 |
0 |
T7 |
2581 |
0 |
0 |
0 |
T17 |
1572 |
23 |
0 |
0 |
T18 |
1419 |
0 |
0 |
0 |
T19 |
2367 |
15 |
0 |
0 |
T20 |
1963 |
43 |
0 |
0 |
T21 |
1339 |
35 |
0 |
0 |
T23 |
0 |
39 |
0 |
0 |
T85 |
0 |
17 |
0 |
0 |
T87 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
445774079 |
0 |
0 |
T1 |
178908 |
178523 |
0 |
0 |
T2 |
118722 |
118505 |
0 |
0 |
T4 |
64623 |
35069 |
0 |
0 |
T5 |
3944 |
3890 |
0 |
0 |
T6 |
2199 |
2116 |
0 |
0 |
T7 |
3186 |
3160 |
0 |
0 |
T17 |
3146 |
3034 |
0 |
0 |
T18 |
15768 |
15728 |
0 |
0 |
T19 |
2466 |
2425 |
0 |
0 |
T20 |
9346 |
9306 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
445774079 |
0 |
0 |
T1 |
178908 |
178523 |
0 |
0 |
T2 |
118722 |
118505 |
0 |
0 |
T4 |
64623 |
35069 |
0 |
0 |
T5 |
3944 |
3890 |
0 |
0 |
T6 |
2199 |
2116 |
0 |
0 |
T7 |
3186 |
3160 |
0 |
0 |
T17 |
3146 |
3034 |
0 |
0 |
T18 |
15768 |
15728 |
0 |
0 |
T19 |
2466 |
2425 |
0 |
0 |
T20 |
9346 |
9306 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419407684 |
417313284 |
0 |
0 |
T1 |
171746 |
171380 |
0 |
0 |
T2 |
112372 |
112172 |
0 |
0 |
T4 |
62037 |
33665 |
0 |
0 |
T5 |
3787 |
3734 |
0 |
0 |
T6 |
2111 |
2031 |
0 |
0 |
T7 |
3060 |
3035 |
0 |
0 |
T17 |
3019 |
2912 |
0 |
0 |
T18 |
15137 |
15098 |
0 |
0 |
T19 |
2367 |
2328 |
0 |
0 |
T20 |
8973 |
8934 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419407684 |
417313284 |
0 |
0 |
T1 |
171746 |
171380 |
0 |
0 |
T2 |
112372 |
112172 |
0 |
0 |
T4 |
62037 |
33665 |
0 |
0 |
T5 |
3787 |
3734 |
0 |
0 |
T6 |
2111 |
2031 |
0 |
0 |
T7 |
3060 |
3035 |
0 |
0 |
T17 |
3019 |
2912 |
0 |
0 |
T18 |
15137 |
15098 |
0 |
0 |
T19 |
2367 |
2328 |
0 |
0 |
T20 |
8973 |
8934 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
208935804 |
208935804 |
0 |
0 |
T1 |
85908 |
85908 |
0 |
0 |
T2 |
561675 |
561675 |
0 |
0 |
T4 |
16835 |
16835 |
0 |
0 |
T5 |
1867 |
1867 |
0 |
0 |
T6 |
1080 |
1080 |
0 |
0 |
T7 |
1518 |
1518 |
0 |
0 |
T17 |
1566 |
1566 |
0 |
0 |
T18 |
7549 |
7549 |
0 |
0 |
T19 |
1302 |
1302 |
0 |
0 |
T20 |
5207 |
5207 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
208935804 |
208935804 |
0 |
0 |
T1 |
85908 |
85908 |
0 |
0 |
T2 |
561675 |
561675 |
0 |
0 |
T4 |
16835 |
16835 |
0 |
0 |
T5 |
1867 |
1867 |
0 |
0 |
T6 |
1080 |
1080 |
0 |
0 |
T7 |
1518 |
1518 |
0 |
0 |
T17 |
1566 |
1566 |
0 |
0 |
T18 |
7549 |
7549 |
0 |
0 |
T19 |
1302 |
1302 |
0 |
0 |
T20 |
5207 |
5207 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104467283 |
104467283 |
0 |
0 |
T1 |
42951 |
42951 |
0 |
0 |
T2 |
280836 |
280836 |
0 |
0 |
T4 |
8417 |
8417 |
0 |
0 |
T5 |
934 |
934 |
0 |
0 |
T6 |
540 |
540 |
0 |
0 |
T7 |
759 |
759 |
0 |
0 |
T17 |
782 |
782 |
0 |
0 |
T18 |
3775 |
3775 |
0 |
0 |
T19 |
650 |
650 |
0 |
0 |
T20 |
2601 |
2601 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104467283 |
104467283 |
0 |
0 |
T1 |
42951 |
42951 |
0 |
0 |
T2 |
280836 |
280836 |
0 |
0 |
T4 |
8417 |
8417 |
0 |
0 |
T5 |
934 |
934 |
0 |
0 |
T6 |
540 |
540 |
0 |
0 |
T7 |
759 |
759 |
0 |
0 |
T17 |
782 |
782 |
0 |
0 |
T18 |
3775 |
3775 |
0 |
0 |
T19 |
650 |
650 |
0 |
0 |
T20 |
2601 |
2601 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214833881 |
213776442 |
0 |
0 |
T1 |
85877 |
85694 |
0 |
0 |
T2 |
568726 |
567682 |
0 |
0 |
T4 |
31020 |
16834 |
0 |
0 |
T5 |
1893 |
1867 |
0 |
0 |
T6 |
1055 |
1015 |
0 |
0 |
T7 |
1530 |
1517 |
0 |
0 |
T17 |
1510 |
1457 |
0 |
0 |
T18 |
7569 |
7550 |
0 |
0 |
T19 |
1183 |
1164 |
0 |
0 |
T20 |
4486 |
4467 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214833881 |
213776442 |
0 |
0 |
T1 |
85877 |
85694 |
0 |
0 |
T2 |
568726 |
567682 |
0 |
0 |
T4 |
31020 |
16834 |
0 |
0 |
T5 |
1893 |
1867 |
0 |
0 |
T6 |
1055 |
1015 |
0 |
0 |
T7 |
1530 |
1517 |
0 |
0 |
T17 |
1510 |
1457 |
0 |
0 |
T18 |
7569 |
7550 |
0 |
0 |
T19 |
1183 |
1164 |
0 |
0 |
T20 |
4486 |
4467 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150261827 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
323953 |
322873 |
0 |
3 |
T4 |
26496 |
2424 |
0 |
3 |
T5 |
3906 |
3764 |
0 |
3 |
T6 |
814 |
765 |
0 |
3 |
T7 |
2581 |
2476 |
0 |
3 |
T17 |
1572 |
1442 |
0 |
3 |
T18 |
1419 |
1405 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
1963 |
1940 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150261827 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
323953 |
322873 |
0 |
3 |
T4 |
26496 |
2424 |
0 |
3 |
T5 |
3906 |
3764 |
0 |
3 |
T6 |
814 |
765 |
0 |
3 |
T7 |
2581 |
2476 |
0 |
3 |
T17 |
1572 |
1442 |
0 |
3 |
T18 |
1419 |
1405 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
1963 |
1940 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150261827 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
323953 |
322873 |
0 |
3 |
T4 |
26496 |
2424 |
0 |
3 |
T5 |
3906 |
3764 |
0 |
3 |
T6 |
814 |
765 |
0 |
3 |
T7 |
2581 |
2476 |
0 |
3 |
T17 |
1572 |
1442 |
0 |
3 |
T18 |
1419 |
1405 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
1963 |
1940 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150261827 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
323953 |
322873 |
0 |
3 |
T4 |
26496 |
2424 |
0 |
3 |
T5 |
3906 |
3764 |
0 |
3 |
T6 |
814 |
765 |
0 |
3 |
T7 |
2581 |
2476 |
0 |
3 |
T17 |
1572 |
1442 |
0 |
3 |
T18 |
1419 |
1405 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
1963 |
1940 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150261827 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
323953 |
322873 |
0 |
3 |
T4 |
26496 |
2424 |
0 |
3 |
T5 |
3906 |
3764 |
0 |
3 |
T6 |
814 |
765 |
0 |
3 |
T7 |
2581 |
2476 |
0 |
3 |
T17 |
1572 |
1442 |
0 |
3 |
T18 |
1419 |
1405 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
1963 |
1940 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150261827 |
0 |
2415 |
T1 |
171746 |
171159 |
0 |
3 |
T2 |
323953 |
322873 |
0 |
3 |
T4 |
26496 |
2424 |
0 |
3 |
T5 |
3906 |
3764 |
0 |
3 |
T6 |
814 |
765 |
0 |
3 |
T7 |
2581 |
2476 |
0 |
3 |
T17 |
1572 |
1442 |
0 |
3 |
T18 |
1419 |
1405 |
0 |
3 |
T19 |
2367 |
2270 |
0 |
3 |
T20 |
1963 |
1940 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152704227 |
150268922 |
0 |
0 |
T1 |
171746 |
171174 |
0 |
0 |
T2 |
323953 |
322876 |
0 |
0 |
T4 |
26496 |
2454 |
0 |
0 |
T5 |
3906 |
3767 |
0 |
0 |
T6 |
814 |
768 |
0 |
0 |
T7 |
2581 |
2479 |
0 |
0 |
T17 |
1572 |
1445 |
0 |
0 |
T18 |
1419 |
1408 |
0 |
0 |
T19 |
2367 |
2273 |
0 |
0 |
T20 |
1963 |
1943 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443512503 |
0 |
2415 |
T1 |
178908 |
178294 |
0 |
3 |
T2 |
118722 |
118323 |
0 |
3 |
T4 |
64623 |
5953 |
0 |
3 |
T5 |
3944 |
3801 |
0 |
3 |
T6 |
2199 |
2070 |
0 |
3 |
T7 |
3186 |
3057 |
0 |
3 |
T17 |
3146 |
2889 |
0 |
3 |
T18 |
15768 |
15639 |
0 |
3 |
T19 |
2466 |
2365 |
0 |
3 |
T20 |
9346 |
9246 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
32648 |
0 |
0 |
T1 |
178908 |
56 |
0 |
0 |
T2 |
118722 |
811 |
0 |
0 |
T4 |
64623 |
10 |
0 |
0 |
T5 |
3944 |
65 |
0 |
0 |
T6 |
2199 |
5 |
0 |
0 |
T7 |
3186 |
61 |
0 |
0 |
T17 |
3146 |
8 |
0 |
0 |
T18 |
15768 |
20 |
0 |
0 |
T19 |
2466 |
18 |
0 |
0 |
T20 |
9346 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443512503 |
0 |
2415 |
T1 |
178908 |
178294 |
0 |
3 |
T2 |
118722 |
118323 |
0 |
3 |
T4 |
64623 |
5953 |
0 |
3 |
T5 |
3944 |
3801 |
0 |
3 |
T6 |
2199 |
2070 |
0 |
3 |
T7 |
3186 |
3057 |
0 |
3 |
T17 |
3146 |
2889 |
0 |
3 |
T18 |
15768 |
15639 |
0 |
3 |
T19 |
2466 |
2365 |
0 |
3 |
T20 |
9346 |
9246 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
32882 |
0 |
0 |
T1 |
178908 |
52 |
0 |
0 |
T2 |
118722 |
766 |
0 |
0 |
T4 |
64623 |
10 |
0 |
0 |
T5 |
3944 |
67 |
0 |
0 |
T6 |
2199 |
1 |
0 |
0 |
T7 |
3186 |
62 |
0 |
0 |
T17 |
3146 |
12 |
0 |
0 |
T18 |
15768 |
19 |
0 |
0 |
T19 |
2466 |
9 |
0 |
0 |
T20 |
9346 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443512503 |
0 |
2415 |
T1 |
178908 |
178294 |
0 |
3 |
T2 |
118722 |
118323 |
0 |
3 |
T4 |
64623 |
5953 |
0 |
3 |
T5 |
3944 |
3801 |
0 |
3 |
T6 |
2199 |
2070 |
0 |
3 |
T7 |
3186 |
3057 |
0 |
3 |
T17 |
3146 |
2889 |
0 |
3 |
T18 |
15768 |
15639 |
0 |
3 |
T19 |
2466 |
2365 |
0 |
3 |
T20 |
9346 |
9246 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
32431 |
0 |
0 |
T1 |
178908 |
57 |
0 |
0 |
T2 |
118722 |
832 |
0 |
0 |
T4 |
64623 |
10 |
0 |
0 |
T5 |
3944 |
66 |
0 |
0 |
T6 |
2199 |
5 |
0 |
0 |
T7 |
3186 |
62 |
0 |
0 |
T17 |
3146 |
12 |
0 |
0 |
T18 |
15768 |
21 |
0 |
0 |
T19 |
2466 |
13 |
0 |
0 |
T20 |
9346 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443512503 |
0 |
2415 |
T1 |
178908 |
178294 |
0 |
3 |
T2 |
118722 |
118323 |
0 |
3 |
T4 |
64623 |
5953 |
0 |
3 |
T5 |
3944 |
3801 |
0 |
3 |
T6 |
2199 |
2070 |
0 |
3 |
T7 |
3186 |
3057 |
0 |
3 |
T17 |
3146 |
2889 |
0 |
3 |
T18 |
15768 |
15639 |
0 |
3 |
T19 |
2466 |
2365 |
0 |
3 |
T20 |
9346 |
9246 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
32243 |
0 |
0 |
T1 |
178908 |
64 |
0 |
0 |
T2 |
118722 |
823 |
0 |
0 |
T4 |
64623 |
10 |
0 |
0 |
T5 |
3944 |
61 |
0 |
0 |
T6 |
2199 |
3 |
0 |
0 |
T7 |
3186 |
61 |
0 |
0 |
T17 |
3146 |
16 |
0 |
0 |
T18 |
15768 |
20 |
0 |
0 |
T19 |
2466 |
9 |
0 |
0 |
T20 |
9346 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447979787 |
443519430 |
0 |
0 |
T1 |
178908 |
178309 |
0 |
0 |
T2 |
118722 |
118323 |
0 |
0 |
T4 |
64623 |
5983 |
0 |
0 |
T5 |
3944 |
3804 |
0 |
0 |
T6 |
2199 |
2073 |
0 |
0 |
T7 |
3186 |
3060 |
0 |
0 |
T17 |
3146 |
2892 |
0 |
0 |
T18 |
15768 |
15642 |
0 |
0 |
T19 |
2466 |
2368 |
0 |
0 |
T20 |
9346 |
9249 |
0 |
0 |