Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 152704227 17465195 0 55


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152704227 17465195 0 55
T1 171746 25175 0 1
T2 323953 493791 0 0
T3 0 929022 0 0
T4 26496 0 0 0
T10 0 12998 0 1
T11 0 642878 0 0
T12 0 73804 0 0
T13 0 6816 0 1
T14 0 3711 0 1
T17 1572 0 0 0
T18 1419 0 0 0
T19 2367 0 0 0
T20 1963 0 0 0
T21 1339 0 0 0
T22 999 0 0 0
T23 2192 0 0 0
T25 0 823 0 1
T26 0 1060 0 1
T113 0 0 0 1
T114 0 0 0 1
T115 0 0 0 1
T116 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%