Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_extclk_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_extclk_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_extclk_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : clkmgr_extclk_sva_if
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS3411100.00
ALWAYS4911100.00
ALWAYS6611100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
34 1 1
49 1 1
66 1 1


Cond Coverage for Module : clkmgr_extclk_sva_if
TotalCoveredPercent
Conditions1919100.00
Logical1919100.00
Non-Logical00
Event00

 LINE       34
 EXPRESSION (lc_clk_byp_req_i == On)
            ------------1-----------
-1-StatusTests
0CoveredT1,T16,T17
1CoveredT1,T16,T17

 LINE       49
 EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (lc_hw_debug_en_i == On))
             ---------------1--------------    ------------2-----------
-1--2-StatusTests
01CoveredT1,T16,T17
10CoveredT1,T16,T17
11CoveredT1,T16,T17

 LINE       49
 SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
                ---------------1--------------
-1-StatusTests
0CoveredT1,T16,T17
1CoveredT1,T16,T17

 LINE       49
 SUB-EXPRESSION (lc_hw_debug_en_i == On)
                ------------1-----------
-1-StatusTests
0CoveredT1,T16,T17
1CoveredT1,T16,T17

 LINE       66
 EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (extclk_ctrl_hi_speed_sel == MuBi4True) && (lc_hw_debug_en_i == On))
             ---------------1--------------    -------------------2-------------------    ------------3-----------
-1--2--3-StatusTests
011CoveredT1,T16,T17
101CoveredT1,T16,T17
110CoveredT1,T16,T21
111CoveredT1,T16,T17

 LINE       66
 SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
                ---------------1--------------
-1-StatusTests
0CoveredT1,T16,T17
1CoveredT1,T16,T17

 LINE       66
 SUB-EXPRESSION (extclk_ctrl_hi_speed_sel == MuBi4True)
                -------------------1-------------------
-1-StatusTests
0CoveredT1,T16,T17
1CoveredT1,T16,T17

 LINE       66
 SUB-EXPRESSION (lc_hw_debug_en_i == On)
                ------------1-----------
-1-StatusTests
0CoveredT1,T16,T17
1CoveredT1,T16,T17

Assert Coverage for Module : clkmgr_extclk_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
AllClkBypReqFall_A 172247520 4239 0 0
AllClkBypReqRise_A 172247520 4239 0 0
HiSpeedSelFall_A 172247520 2537 0 0
HiSpeedSelRise_A 172247520 2537 0 0
IoClkBypReqFall_A 172247520 5300 0 0
IoClkBypReqRise_A 172247520 5299 0 0


AllClkBypReqFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 172247520 4239 0 0
T1 364052 15 0 0
T2 120484 0 0 0
T3 85042 0 0 0
T9 0 64 0 0
T16 1690 7 0 0
T17 1810 10 0 0
T18 3488 0 0 0
T19 1768 6 0 0
T20 931 0 0 0
T21 1919 6 0 0
T22 1609 0 0 0
T27 0 1 0 0
T29 0 5 0 0
T30 0 7 0 0
T120 0 2 0 0

AllClkBypReqRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 172247520 4239 0 0
T1 364052 15 0 0
T2 120484 0 0 0
T3 85042 0 0 0
T9 0 64 0 0
T16 1690 7 0 0
T17 1810 10 0 0
T18 3488 0 0 0
T19 1768 6 0 0
T20 931 0 0 0
T21 1919 6 0 0
T22 1609 0 0 0
T27 0 1 0 0
T29 0 5 0 0
T30 0 7 0 0
T120 0 2 0 0

HiSpeedSelFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 172247520 2537 0 0
T1 364052 10 0 0
T2 120484 0 0 0
T3 85042 0 0 0
T9 0 34 0 0
T16 1690 5 0 0
T17 1810 7 0 0
T18 3488 0 0 0
T19 1768 4 0 0
T20 931 0 0 0
T21 1919 6 0 0
T22 1609 0 0 0
T29 0 4 0 0
T30 0 4 0 0
T72 0 4 0 0
T120 0 1 0 0

HiSpeedSelRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 172247520 2537 0 0
T1 364052 10 0 0
T2 120484 0 0 0
T3 85042 0 0 0
T9 0 34 0 0
T16 1690 5 0 0
T17 1810 7 0 0
T18 3488 0 0 0
T19 1768 4 0 0
T20 931 0 0 0
T21 1919 6 0 0
T22 1609 0 0 0
T29 0 4 0 0
T30 0 4 0 0
T72 0 4 0 0
T120 0 1 0 0

IoClkBypReqFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 172247520 5300 0 0
T1 364052 25 0 0
T2 120484 0 0 0
T3 85042 0 0 0
T9 0 77 0 0
T16 1690 9 0 0
T17 1810 1 0 0
T18 3488 0 0 0
T19 1768 3 0 0
T20 931 1 0 0
T21 1919 6 0 0
T22 1609 0 0 0
T27 0 1 0 0
T29 0 5 0 0
T30 0 10 0 0

IoClkBypReqRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 172247520 5299 0 0
T1 364052 25 0 0
T2 120484 0 0 0
T3 85042 0 0 0
T9 0 77 0 0
T16 1690 9 0 0
T17 1810 1 0 0
T18 3488 0 0 0
T19 1768 3 0 0
T20 931 1 0 0
T21 1919 6 0 0
T22 1609 0 0 0
T27 0 1 0 0
T29 0 5 0 0
T30 0 10 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%