Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T8,T26
11CoveredT7,T8,T9

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 204665379 2755 0 0
g_div2.Div2Whole_A 204665379 3266 0 0
g_div4.Div4Stepped_A 101632288 2695 0 0
g_div4.Div4Whole_A 101632288 3115 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 204665379 2755 0 0
T1 0 38 0 0
T5 53540 0 0 0
T6 110368 5 0 0
T7 6633 9 0 0
T8 3279 1 0 0
T9 3460 6 0 0
T25 4489 0 0 0
T26 2507 3 0 0
T27 4586 11 0 0
T28 1619 0 0 0
T29 3426 0 0 0
T32 0 4 0 0
T38 0 5 0 0
T114 0 7 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 204665379 3266 0 0
T1 0 38 0 0
T5 53540 0 0 0
T6 110368 6 0 0
T7 6633 9 0 0
T8 3279 1 0 0
T9 3460 6 0 0
T25 4489 0 0 0
T26 2507 4 0 0
T27 4586 13 0 0
T28 1619 0 0 0
T29 3426 0 0 0
T32 0 4 0 0
T38 0 10 0 0
T114 0 9 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 101632288 2695 0 0
T1 0 38 0 0
T5 26703 0 0 0
T6 55222 5 0 0
T7 3836 9 0 0
T8 1626 1 0 0
T9 1843 6 0 0
T25 2198 0 0 0
T26 1318 3 0 0
T27 2567 11 0 0
T28 770 0 0 0
T29 1660 0 0 0
T32 0 4 0 0
T38 0 4 0 0
T114 0 7 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 101632288 3115 0 0
T1 0 38 0 0
T5 26703 0 0 0
T6 55222 3 0 0
T7 3836 9 0 0
T8 1626 1 0 0
T9 1843 6 0 0
T25 2198 0 0 0
T26 1318 4 0 0
T27 2567 13 0 0
T28 770 0 0 0
T29 1660 0 0 0
T32 0 4 0 0
T38 0 9 0 0
T114 0 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T8,T26
11CoveredT7,T8,T9

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 204665379 2755 0 0
g_div2.Div2Whole_A 204665379 3266 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 204665379 2755 0 0
T1 0 38 0 0
T5 53540 0 0 0
T6 110368 5 0 0
T7 6633 9 0 0
T8 3279 1 0 0
T9 3460 6 0 0
T25 4489 0 0 0
T26 2507 3 0 0
T27 4586 11 0 0
T28 1619 0 0 0
T29 3426 0 0 0
T32 0 4 0 0
T38 0 5 0 0
T114 0 7 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 204665379 3266 0 0
T1 0 38 0 0
T5 53540 0 0 0
T6 110368 6 0 0
T7 6633 9 0 0
T8 3279 1 0 0
T9 3460 6 0 0
T25 4489 0 0 0
T26 2507 4 0 0
T27 4586 13 0 0
T28 1619 0 0 0
T29 3426 0 0 0
T32 0 4 0 0
T38 0 10 0 0
T114 0 9 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT7,T8,T26
11CoveredT7,T8,T9

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 101632288 2695 0 0
g_div4.Div4Whole_A 101632288 3115 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 101632288 2695 0 0
T1 0 38 0 0
T5 26703 0 0 0
T6 55222 5 0 0
T7 3836 9 0 0
T8 1626 1 0 0
T9 1843 6 0 0
T25 2198 0 0 0
T26 1318 3 0 0
T27 2567 11 0 0
T28 770 0 0 0
T29 1660 0 0 0
T32 0 4 0 0
T38 0 4 0 0
T114 0 7 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 101632288 3115 0 0
T1 0 38 0 0
T5 26703 0 0 0
T6 55222 3 0 0
T7 3836 9 0 0
T8 1626 1 0 0
T9 1843 6 0 0
T25 2198 0 0 0
T26 1318 4 0 0
T27 2567 13 0 0
T28 770 0 0 0
T29 1660 0 0 0
T32 0 4 0 0
T38 0 9 0 0
T114 0 8 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%