Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21560 |
21560 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T14 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6134176 |
6130799 |
0 |
0 |
T2 |
958341 |
955715 |
0 |
0 |
T4 |
1737226 |
1733241 |
0 |
0 |
T5 |
69805 |
66913 |
0 |
0 |
T6 |
134993 |
133046 |
0 |
0 |
T14 |
64773 |
62928 |
0 |
0 |
T15 |
82543 |
79690 |
0 |
0 |
T16 |
45345 |
39563 |
0 |
0 |
T17 |
39912 |
36388 |
0 |
0 |
T18 |
875024 |
872572 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
313195476 |
300452106 |
0 |
13860 |
T1 |
1402518 |
1401666 |
0 |
18 |
T2 |
113364 |
113016 |
0 |
18 |
T4 |
391494 |
390504 |
0 |
18 |
T5 |
3912 |
3708 |
0 |
18 |
T6 |
13674 |
13434 |
0 |
18 |
T14 |
6282 |
6072 |
0 |
18 |
T15 |
7656 |
7332 |
0 |
18 |
T16 |
10434 |
8976 |
0 |
18 |
T17 |
6024 |
5412 |
0 |
18 |
T18 |
148824 |
148398 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1175717177 |
1153426836 |
0 |
16170 |
T1 |
1638624 |
1637626 |
0 |
21 |
T2 |
321771 |
320802 |
0 |
21 |
T4 |
467631 |
466448 |
0 |
21 |
T5 |
26173 |
24899 |
0 |
21 |
T6 |
46429 |
45636 |
0 |
21 |
T14 |
22554 |
21770 |
0 |
21 |
T15 |
28935 |
27760 |
0 |
21 |
T16 |
12104 |
10413 |
0 |
21 |
T17 |
12613 |
11343 |
0 |
21 |
T18 |
265165 |
264310 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1175717177 |
106856 |
0 |
0 |
T1 |
1638624 |
4 |
0 |
0 |
T2 |
321771 |
4 |
0 |
0 |
T4 |
467631 |
4 |
0 |
0 |
T5 |
20056 |
12 |
0 |
0 |
T6 |
46429 |
266 |
0 |
0 |
T8 |
0 |
594 |
0 |
0 |
T10 |
0 |
59 |
0 |
0 |
T14 |
22554 |
39 |
0 |
0 |
T15 |
28935 |
76 |
0 |
0 |
T16 |
12104 |
12 |
0 |
0 |
T17 |
12613 |
11 |
0 |
0 |
T18 |
265165 |
4 |
0 |
0 |
T19 |
6627 |
0 |
0 |
0 |
T38 |
0 |
131 |
0 |
0 |
T75 |
0 |
28 |
0 |
0 |
T76 |
0 |
20 |
0 |
0 |
T80 |
0 |
8 |
0 |
0 |
T91 |
0 |
196 |
0 |
0 |
T104 |
0 |
17 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1857414433 |
1825702805 |
0 |
0 |
T1 |
3093034 |
3091468 |
0 |
0 |
T2 |
523206 |
521858 |
0 |
0 |
T4 |
878101 |
876250 |
0 |
0 |
T5 |
39720 |
38267 |
0 |
0 |
T6 |
74890 |
73937 |
0 |
0 |
T14 |
35937 |
35047 |
0 |
0 |
T15 |
45952 |
44559 |
0 |
0 |
T16 |
22807 |
20135 |
0 |
0 |
T17 |
21275 |
19594 |
0 |
0 |
T18 |
461035 |
459825 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T17 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T17 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204087749 |
200622476 |
0 |
0 |
T1 |
226662 |
226527 |
0 |
0 |
T2 |
54963 |
54801 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
4813 |
4582 |
0 |
0 |
T6 |
8103 |
7969 |
0 |
0 |
T14 |
4016 |
3881 |
0 |
0 |
T15 |
5107 |
4903 |
0 |
0 |
T16 |
1670 |
1440 |
0 |
0 |
T17 |
2053 |
1850 |
0 |
0 |
T18 |
37073 |
36939 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204087749 |
200616358 |
0 |
2310 |
T1 |
226662 |
226524 |
0 |
3 |
T2 |
54963 |
54798 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
4813 |
4579 |
0 |
3 |
T6 |
8103 |
7966 |
0 |
3 |
T14 |
4016 |
3878 |
0 |
3 |
T15 |
5107 |
4900 |
0 |
3 |
T16 |
1670 |
1437 |
0 |
3 |
T17 |
2053 |
1847 |
0 |
3 |
T18 |
37073 |
36936 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204087749 |
16443 |
0 |
0 |
T1 |
226662 |
0 |
0 |
0 |
T2 |
54963 |
0 |
0 |
0 |
T4 |
65249 |
0 |
0 |
0 |
T6 |
8103 |
88 |
0 |
0 |
T8 |
0 |
241 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T14 |
4016 |
0 |
0 |
0 |
T15 |
5107 |
13 |
0 |
0 |
T16 |
1670 |
0 |
0 |
0 |
T17 |
2053 |
4 |
0 |
0 |
T18 |
37073 |
0 |
0 |
0 |
T19 |
4545 |
0 |
0 |
0 |
T38 |
0 |
78 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
7 |
0 |
0 |
T91 |
0 |
70 |
0 |
0 |
T104 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T38 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T38 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T38 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T38 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T38 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T38 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T38 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T38 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50075351 |
0 |
2310 |
T1 |
233753 |
233611 |
0 |
3 |
T2 |
18894 |
18836 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
652 |
618 |
0 |
3 |
T6 |
2279 |
2239 |
0 |
3 |
T14 |
1047 |
1012 |
0 |
3 |
T15 |
1276 |
1222 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
1004 |
902 |
0 |
3 |
T18 |
24804 |
24733 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
9746 |
0 |
0 |
T1 |
233753 |
0 |
0 |
0 |
T2 |
18894 |
0 |
0 |
0 |
T4 |
65249 |
0 |
0 |
0 |
T6 |
2279 |
50 |
0 |
0 |
T8 |
0 |
147 |
0 |
0 |
T10 |
0 |
8 |
0 |
0 |
T14 |
1047 |
0 |
0 |
0 |
T15 |
1276 |
18 |
0 |
0 |
T16 |
1739 |
0 |
0 |
0 |
T17 |
1004 |
0 |
0 |
0 |
T18 |
24804 |
0 |
0 |
0 |
T19 |
1041 |
0 |
0 |
0 |
T38 |
0 |
29 |
0 |
0 |
T75 |
0 |
5 |
0 |
0 |
T76 |
0 |
5 |
0 |
0 |
T80 |
0 |
8 |
0 |
0 |
T91 |
0 |
69 |
0 |
0 |
T104 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T17 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T6,T15,T17 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T17 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T15,T17 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50075351 |
0 |
2310 |
T1 |
233753 |
233611 |
0 |
3 |
T2 |
18894 |
18836 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
652 |
618 |
0 |
3 |
T6 |
2279 |
2239 |
0 |
3 |
T14 |
1047 |
1012 |
0 |
3 |
T15 |
1276 |
1222 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
1004 |
902 |
0 |
3 |
T18 |
24804 |
24733 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
11135 |
0 |
0 |
T1 |
233753 |
0 |
0 |
0 |
T2 |
18894 |
0 |
0 |
0 |
T4 |
65249 |
0 |
0 |
0 |
T6 |
2279 |
41 |
0 |
0 |
T8 |
0 |
206 |
0 |
0 |
T10 |
0 |
25 |
0 |
0 |
T14 |
1047 |
0 |
0 |
0 |
T15 |
1276 |
19 |
0 |
0 |
T16 |
1739 |
0 |
0 |
0 |
T17 |
1004 |
3 |
0 |
0 |
T18 |
24804 |
0 |
0 |
0 |
T19 |
1041 |
0 |
0 |
0 |
T38 |
0 |
24 |
0 |
0 |
T75 |
0 |
7 |
0 |
0 |
T76 |
0 |
8 |
0 |
0 |
T91 |
0 |
57 |
0 |
0 |
T104 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
214976954 |
0 |
0 |
T1 |
236114 |
236045 |
0 |
0 |
T2 |
57255 |
57115 |
0 |
0 |
T4 |
67971 |
67887 |
0 |
0 |
T5 |
5014 |
4888 |
0 |
0 |
T6 |
8442 |
8373 |
0 |
0 |
T14 |
4111 |
4056 |
0 |
0 |
T15 |
5319 |
5221 |
0 |
0 |
T16 |
1739 |
1628 |
0 |
0 |
T17 |
2138 |
2040 |
0 |
0 |
T18 |
44621 |
44523 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
214976954 |
0 |
0 |
T1 |
236114 |
236045 |
0 |
0 |
T2 |
57255 |
57115 |
0 |
0 |
T4 |
67971 |
67887 |
0 |
0 |
T5 |
5014 |
4888 |
0 |
0 |
T6 |
8442 |
8373 |
0 |
0 |
T14 |
4111 |
4056 |
0 |
0 |
T15 |
5319 |
5221 |
0 |
0 |
T16 |
1739 |
1628 |
0 |
0 |
T17 |
2138 |
2040 |
0 |
0 |
T18 |
44621 |
44523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204087749 |
202337221 |
0 |
0 |
T1 |
226662 |
226596 |
0 |
0 |
T2 |
54963 |
54828 |
0 |
0 |
T4 |
65249 |
65169 |
0 |
0 |
T5 |
4813 |
4692 |
0 |
0 |
T6 |
8103 |
8037 |
0 |
0 |
T14 |
4016 |
3963 |
0 |
0 |
T15 |
5107 |
5013 |
0 |
0 |
T16 |
1670 |
1563 |
0 |
0 |
T17 |
2053 |
1959 |
0 |
0 |
T18 |
37073 |
36980 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204087749 |
202337221 |
0 |
0 |
T1 |
226662 |
226596 |
0 |
0 |
T2 |
54963 |
54828 |
0 |
0 |
T4 |
65249 |
65169 |
0 |
0 |
T5 |
4813 |
4692 |
0 |
0 |
T6 |
8103 |
8037 |
0 |
0 |
T14 |
4016 |
3963 |
0 |
0 |
T15 |
5107 |
5013 |
0 |
0 |
T16 |
1670 |
1563 |
0 |
0 |
T17 |
2053 |
1959 |
0 |
0 |
T18 |
37073 |
36980 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101364988 |
101364988 |
0 |
0 |
T1 |
113298 |
113298 |
0 |
0 |
T2 |
27414 |
27414 |
0 |
0 |
T4 |
32585 |
32585 |
0 |
0 |
T5 |
2346 |
2346 |
0 |
0 |
T6 |
4569 |
4569 |
0 |
0 |
T14 |
1982 |
1982 |
0 |
0 |
T15 |
2694 |
2694 |
0 |
0 |
T16 |
782 |
782 |
0 |
0 |
T17 |
988 |
988 |
0 |
0 |
T18 |
18490 |
18490 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101364988 |
101364988 |
0 |
0 |
T1 |
113298 |
113298 |
0 |
0 |
T2 |
27414 |
27414 |
0 |
0 |
T4 |
32585 |
32585 |
0 |
0 |
T5 |
2346 |
2346 |
0 |
0 |
T6 |
4569 |
4569 |
0 |
0 |
T14 |
1982 |
1982 |
0 |
0 |
T15 |
2694 |
2694 |
0 |
0 |
T16 |
782 |
782 |
0 |
0 |
T17 |
988 |
988 |
0 |
0 |
T18 |
18490 |
18490 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
50682147 |
50682147 |
0 |
0 |
T1 |
56649 |
56649 |
0 |
0 |
T2 |
13707 |
13707 |
0 |
0 |
T4 |
16292 |
16292 |
0 |
0 |
T5 |
1173 |
1173 |
0 |
0 |
T6 |
2283 |
2283 |
0 |
0 |
T14 |
991 |
991 |
0 |
0 |
T15 |
1347 |
1347 |
0 |
0 |
T16 |
391 |
391 |
0 |
0 |
T17 |
494 |
494 |
0 |
0 |
T18 |
9245 |
9245 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
50682147 |
50682147 |
0 |
0 |
T1 |
56649 |
56649 |
0 |
0 |
T2 |
13707 |
13707 |
0 |
0 |
T4 |
16292 |
16292 |
0 |
0 |
T5 |
1173 |
1173 |
0 |
0 |
T6 |
2283 |
2283 |
0 |
0 |
T14 |
991 |
991 |
0 |
0 |
T15 |
1347 |
1347 |
0 |
0 |
T16 |
391 |
391 |
0 |
0 |
T17 |
494 |
494 |
0 |
0 |
T18 |
9245 |
9245 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104045403 |
103167223 |
0 |
0 |
T1 |
113337 |
113304 |
0 |
0 |
T2 |
27483 |
27416 |
0 |
0 |
T4 |
32626 |
32587 |
0 |
0 |
T5 |
2406 |
2346 |
0 |
0 |
T6 |
4051 |
4019 |
0 |
0 |
T14 |
2111 |
2085 |
0 |
0 |
T15 |
2553 |
2506 |
0 |
0 |
T16 |
835 |
781 |
0 |
0 |
T17 |
1026 |
979 |
0 |
0 |
T18 |
24298 |
24251 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104045403 |
103167223 |
0 |
0 |
T1 |
113337 |
113304 |
0 |
0 |
T2 |
27483 |
27416 |
0 |
0 |
T4 |
32626 |
32587 |
0 |
0 |
T5 |
2406 |
2346 |
0 |
0 |
T6 |
4051 |
4019 |
0 |
0 |
T14 |
2111 |
2085 |
0 |
0 |
T15 |
2553 |
2506 |
0 |
0 |
T16 |
835 |
781 |
0 |
0 |
T17 |
1026 |
979 |
0 |
0 |
T18 |
24298 |
24251 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50075351 |
0 |
2310 |
T1 |
233753 |
233611 |
0 |
3 |
T2 |
18894 |
18836 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
652 |
618 |
0 |
3 |
T6 |
2279 |
2239 |
0 |
3 |
T14 |
1047 |
1012 |
0 |
3 |
T15 |
1276 |
1222 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
1004 |
902 |
0 |
3 |
T18 |
24804 |
24733 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50075351 |
0 |
2310 |
T1 |
233753 |
233611 |
0 |
3 |
T2 |
18894 |
18836 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
652 |
618 |
0 |
3 |
T6 |
2279 |
2239 |
0 |
3 |
T14 |
1047 |
1012 |
0 |
3 |
T15 |
1276 |
1222 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
1004 |
902 |
0 |
3 |
T18 |
24804 |
24733 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50075351 |
0 |
2310 |
T1 |
233753 |
233611 |
0 |
3 |
T2 |
18894 |
18836 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
652 |
618 |
0 |
3 |
T6 |
2279 |
2239 |
0 |
3 |
T14 |
1047 |
1012 |
0 |
3 |
T15 |
1276 |
1222 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
1004 |
902 |
0 |
3 |
T18 |
24804 |
24733 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50075351 |
0 |
2310 |
T1 |
233753 |
233611 |
0 |
3 |
T2 |
18894 |
18836 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
652 |
618 |
0 |
3 |
T6 |
2279 |
2239 |
0 |
3 |
T14 |
1047 |
1012 |
0 |
3 |
T15 |
1276 |
1222 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
1004 |
902 |
0 |
3 |
T18 |
24804 |
24733 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50075351 |
0 |
2310 |
T1 |
233753 |
233611 |
0 |
3 |
T2 |
18894 |
18836 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
652 |
618 |
0 |
3 |
T6 |
2279 |
2239 |
0 |
3 |
T14 |
1047 |
1012 |
0 |
3 |
T15 |
1276 |
1222 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
1004 |
902 |
0 |
3 |
T18 |
24804 |
24733 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50075351 |
0 |
2310 |
T1 |
233753 |
233611 |
0 |
3 |
T2 |
18894 |
18836 |
0 |
3 |
T4 |
65249 |
65084 |
0 |
3 |
T5 |
652 |
618 |
0 |
3 |
T6 |
2279 |
2239 |
0 |
3 |
T14 |
1047 |
1012 |
0 |
3 |
T15 |
1276 |
1222 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
1004 |
902 |
0 |
3 |
T18 |
24804 |
24733 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52199246 |
50081612 |
0 |
0 |
T1 |
233753 |
233614 |
0 |
0 |
T2 |
18894 |
18839 |
0 |
0 |
T4 |
65249 |
65087 |
0 |
0 |
T5 |
652 |
621 |
0 |
0 |
T6 |
2279 |
2242 |
0 |
0 |
T14 |
1047 |
1015 |
0 |
0 |
T15 |
1276 |
1225 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
1004 |
905 |
0 |
0 |
T18 |
24804 |
24736 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213164944 |
0 |
2310 |
T1 |
236114 |
235970 |
0 |
3 |
T2 |
57255 |
57083 |
0 |
3 |
T4 |
67971 |
67799 |
0 |
3 |
T5 |
5014 |
4771 |
0 |
3 |
T6 |
8442 |
8298 |
0 |
3 |
T14 |
4111 |
3967 |
0 |
3 |
T15 |
5319 |
5104 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
2138 |
1923 |
0 |
3 |
T18 |
44621 |
44477 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
17455 |
0 |
0 |
T1 |
236114 |
1 |
0 |
0 |
T2 |
57255 |
1 |
0 |
0 |
T4 |
67971 |
1 |
0 |
0 |
T5 |
5014 |
3 |
0 |
0 |
T6 |
8442 |
16 |
0 |
0 |
T14 |
4111 |
10 |
0 |
0 |
T15 |
5319 |
9 |
0 |
0 |
T16 |
1739 |
3 |
0 |
0 |
T17 |
2138 |
1 |
0 |
0 |
T18 |
44621 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213164944 |
0 |
2310 |
T1 |
236114 |
235970 |
0 |
3 |
T2 |
57255 |
57083 |
0 |
3 |
T4 |
67971 |
67799 |
0 |
3 |
T5 |
5014 |
4771 |
0 |
3 |
T6 |
8442 |
8298 |
0 |
3 |
T14 |
4111 |
3967 |
0 |
3 |
T15 |
5319 |
5104 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
2138 |
1923 |
0 |
3 |
T18 |
44621 |
44477 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
17204 |
0 |
0 |
T1 |
236114 |
1 |
0 |
0 |
T2 |
57255 |
1 |
0 |
0 |
T4 |
67971 |
1 |
0 |
0 |
T5 |
5014 |
3 |
0 |
0 |
T6 |
8442 |
25 |
0 |
0 |
T14 |
4111 |
7 |
0 |
0 |
T15 |
5319 |
3 |
0 |
0 |
T16 |
1739 |
3 |
0 |
0 |
T17 |
2138 |
1 |
0 |
0 |
T18 |
44621 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213164944 |
0 |
2310 |
T1 |
236114 |
235970 |
0 |
3 |
T2 |
57255 |
57083 |
0 |
3 |
T4 |
67971 |
67799 |
0 |
3 |
T5 |
5014 |
4771 |
0 |
3 |
T6 |
8442 |
8298 |
0 |
3 |
T14 |
4111 |
3967 |
0 |
3 |
T15 |
5319 |
5104 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
2138 |
1923 |
0 |
3 |
T18 |
44621 |
44477 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
17425 |
0 |
0 |
T1 |
236114 |
1 |
0 |
0 |
T2 |
57255 |
1 |
0 |
0 |
T4 |
67971 |
1 |
0 |
0 |
T5 |
5014 |
3 |
0 |
0 |
T6 |
8442 |
21 |
0 |
0 |
T14 |
4111 |
8 |
0 |
0 |
T15 |
5319 |
5 |
0 |
0 |
T16 |
1739 |
3 |
0 |
0 |
T17 |
2138 |
1 |
0 |
0 |
T18 |
44621 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T4 |
1 | Covered | T5,T6,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T4 |
0 |
Covered |
T5,T6,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213164944 |
0 |
2310 |
T1 |
236114 |
235970 |
0 |
3 |
T2 |
57255 |
57083 |
0 |
3 |
T4 |
67971 |
67799 |
0 |
3 |
T5 |
5014 |
4771 |
0 |
3 |
T6 |
8442 |
8298 |
0 |
3 |
T14 |
4111 |
3967 |
0 |
3 |
T15 |
5319 |
5104 |
0 |
3 |
T16 |
1739 |
1496 |
0 |
3 |
T17 |
2138 |
1923 |
0 |
3 |
T18 |
44621 |
44477 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
17448 |
0 |
0 |
T1 |
236114 |
1 |
0 |
0 |
T2 |
57255 |
1 |
0 |
0 |
T4 |
67971 |
1 |
0 |
0 |
T5 |
5014 |
3 |
0 |
0 |
T6 |
8442 |
25 |
0 |
0 |
T14 |
4111 |
14 |
0 |
0 |
T15 |
5319 |
9 |
0 |
0 |
T16 |
1739 |
3 |
0 |
0 |
T17 |
2138 |
1 |
0 |
0 |
T18 |
44621 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770 |
770 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
216807734 |
213171150 |
0 |
0 |
T1 |
236114 |
235973 |
0 |
0 |
T2 |
57255 |
57086 |
0 |
0 |
T4 |
67971 |
67802 |
0 |
0 |
T5 |
5014 |
4774 |
0 |
0 |
T6 |
8442 |
8301 |
0 |
0 |
T14 |
4111 |
3970 |
0 |
0 |
T15 |
5319 |
5107 |
0 |
0 |
T16 |
1739 |
1499 |
0 |
0 |
T17 |
2138 |
1926 |
0 |
0 |
T18 |
44621 |
44480 |
0 |
0 |